AD7712 Analog Devices, AD7712 Datasheet - Page 12

no-image

AD7712

Manufacturer Part Number
AD7712
Description
CMOS, 24-Bit Sigma-Delta, Signal Conditioning ADC with 2 Analog Input Channels
Manufacturer
Analog Devices
Datasheet

Specifications of AD7712

Resolution (bits)
24bit
# Chan
2
Sample Rate
19.5kSPS
Interface
Ser
Analog Input Type
Diff-Bip,Diff-Uni,SE-Bip
Ain Range
Bip (Vref) x 4,Bip (Vref)/(PGA Gain),Bip 10V,Bip 20V,Uni (Vref) x 4,Uni (Vref)/(PGA Gain),Uni 10V,Uni 20V
Adc Architecture
Sigma-Delta
Pkg Type
DIP,SOIC

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
AD7712AARZ
Manufacturer:
ADI/亚德诺
Quantity:
20 000
Part Number:
AD7712AN
Manufacturer:
TI
Quantity:
25
Part Number:
AD7712AN
Manufacturer:
ADI/亚德诺
Quantity:
20 000
Part Number:
AD7712ANZ
Manufacturer:
ALTERA
Quantity:
300
Part Number:
AD7712AQ
Manufacturer:
INTEL
Quantity:
4
Part Number:
AD7712AR
Manufacturer:
ADI/亚德诺
Quantity:
20 000
Part Number:
AD7712ARZ
Manufacturer:
AD
Quantity:
2
Part Number:
AD7712ARZ
Manufacturer:
ADI/亚德诺
Quantity:
20 000
AD7712
CIRCUIT DESCRIPTION
The AD7712 is a sigma-delta A/D converter with on-chip digital
filtering, intended for the measurement of wide dynamic range,
low frequency signals such as those in industrial control or process
control applications. It contains a sigma-delta (or charge-
balancing) ADC, a calibration microcontroller with on-chip
static RAM, a clock oscillator, a digital filter, and a bidirectional
serial communications port.
The part contains two analog input channels, one programmable
gain differential input, and one programmable gain high level
single-ended input. The gain range on both inputs is from 1 to
128. For the AIN1 input, this means that the input can accept
unipolar signals of between 0 mV and 20 mV and 0 mV and
+2.5 V or bipolar signals in the range from ± 20 mV to ± 2.5 V
when the reference input voltage equals 2.5 V. The input volt-
age range for the AIN2 input is ± 4
with the nominal reference of 2.5 V and a gain of 1. The input
signal to the selected analog input channel is continuously
sampled at a rate determined by the frequency of the master
clock, MCLK IN, and the selected gain (see Table III). A
chargebalancing A/D converter (sigma-delta modulator) converts
the sampled signal into a digital pulse train whose duty cycle
contains the digital information. The programmable gain
function on the analog input is also incorporated in this sigma-
delta modulator with the input sampling frequency being
modified to give the higher gains. A sinc
processes the output of the sigma-delta modulator and updates
the output register at a rate determined by the first notch
frequency of this filter. The output data can be read from the
serial port randomly or periodically at any rate up to the output
register update rate. The first notch of this digital filter (and
therefore its –3 dB frequency) can be programmed via an on-chip
control register. The programmable range for this first notch
frequency is from 9.76 Hz to 1.028 kHz, giving a programmable
range for the –3 dB frequency of 2.58 Hz to 269 Hz.
Figures 2a and 2b give information similar to that outlined in Table I. In these plots, the output rms noise is shown for the full range
of available cutoffs frequencies rather than for some typical cutoff frequencies as in Tables I and II. The numbers given in these plots
are typical values at 25°C.
10000
1000
100
0.1
Figure 2a. Plot of Output Noise vs. Gain and
Notch Frequency (Gains of 1 to 8)
10
1
10
NOTCH FREQUENCY – Hz
100
1000
V
REF
GAIN OF 1
GAIN OF 2
GAIN OF 4
GAIN OF 8
3
digital low-pass filter
/GAIN and is ± 10 V
10000
–12–
The basic connection diagram for the part is shown in Figure 3.
This shows the AD7712 in the external clocking mode with both
the AV
analog 5 V supply. Some applications will have separate supplies
for both AV
supply will exceed the 5 V digital supply (see the Power Supplies
and Grounding section).
ANALOG INPUT
DIFFERENTIAL
1000
5V SUPPLY
SINGLE-ENDED
ANALOG INPUT
100
GROUND
0.1
ANALOG
GROUND
10
DIGITAL
ANALOG
Figure 2b. Plot of Output Noise vs. Gain and
Notch Frequency (Gains of 16 to 128)
1
DD
10
and DV
DD
Figure 3. Basic Connection Diagram
DV
10 F
and DV
DD
DD
pins of the AD7712 being driven from the
NOTCH FREQUENCY – Hz
STANDBY
AGND
DGND
REF OUT
REF IN(+)
V
REF IN(–)
100
DD
AIN1(+)
AIN1(–)
AIN2
V
0.1 F
SS
BIAS
, and in some of these cases, the analog
AD7712
AV
DD
DV
1000
DD
MCLK OUT
GAIN OF 16
GAIN OF 32
GAIN OF 64
GAIN OF 128
MCLK IN
SDATA
MODE
SYNC
DRDY
SCLK
0.1 F
TFS
RFS
A0
10000
TRANSMIT
(WRITE)
5V
DATA
READY
RECEIVE
(READ)
SERIAL
DATA
SERIAL
CLOCK
ADDRESS
INPUT
REV. F

Related parts for AD7712