FIN324CMLX Fairchild Semiconductor, FIN324CMLX Datasheet - Page 14

no-image

FIN324CMLX

Manufacturer Part Number
FIN324CMLX
Description
IC SER DES 24BIT ULP 40-MLP
Manufacturer
Fairchild Semiconductor
Series
SerDes™r
Datasheet

Specifications of FIN324CMLX

Function
Serializer/Deserializer
Input Type
LVCMOS
Output Type
LVCMOS
Number Of Inputs
24
Number Of Outputs
24
Voltage - Supply
1.6 V ~ 3 V
Operating Temperature
-30°C ~ 85°C
Mounting Type
Surface Mount
Package / Case
40-MLP
Operating Supply Voltage
3 V
Maximum Operating Temperature
+ 85 C
Mounting Style
SMD/SMT
Maximum Output Current
10 mA
Minimum Operating Temperature
- 30 C
Resolution
320 x 240
Supply Current
5 uA
No. Of Inputs
24
No. Of Outputs
24
Supply Voltage Range
2.5V To 3V, 1.6V To 3V
Driver Case Style
MLP
No. Of Pins
40
Termination Type
SMD
Operating Temperature Range
-30°C To +85°C
Rohs Compliant
Yes
Filter Terminals
SMD
Digital Ic Case Style
MLP
Frequency
15MHz
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Data Rate
-
Lead Free Status / Rohs Status
 Details

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
FIN324CMLX
Manufacturer:
FAIRCHILD/仙童
Quantity:
20 000
Company:
Part Number:
FIN324CMLX
Quantity:
150
© 2006 Fairchild Semiconductor Corporation
FIN324C Rev. 1.1.4
Notes:
4.
5.
6.
7.
8.
9.
10. Assumes propagation delay across the flex cable and through the I/Os of 20ns.
11. Total read latency t
12. Read-Control latency is the sum of the delay through the master serializer and slave deserializer, plus flex cable
13. Read Data latency is the sum of the delay through the slave serializer and master deserializer, plus flex cable
14. SPI-Write latency is the sum of the delay through the master serializer and slave deserializer, plus the flight time
15. Timing allows the device to completely reset prior to powering down.
16. Internal reset filter allows assertion prior to completion of read or write date transfer.
17. Timing ensures that last write transaction is complete prior to going into standby.
18. V
19. /RES signal should be held low for minimum time specified after supplies go HIGH. It is recommended that
20. STRBn must be held off until internal oscillator has stabilized.
t
Symbol
t
VDD-SKEW
t
RES-STBY
VDD-RES
t
DVALID
Active edge of strobe is the rising edge for a write transaction and the falling edge for a read transaction.
Characterized, but not production tested.
Indirectly tested through serial clock frequency and serial data bit tests.
Pulse width low WCLKn measurements are measured at 30% of V
SLEW=1.
Minimum times occur with maximum oscillator frequency. Maximum times occur with minimum oscillator
frequency.
Write latency is the sum of the delay through the master serializer and slave deserializer, plus the flight time
across the flex cable and I/O propagation delays.
latency (t
flight times and I/O propagation delays.
flight times and I/O propagation delays.
across the flex cable and I/O propagation delays.
consumed. Guaranteed by characterization.
/RES be held low during the power supply ramp.
DDA/S
Allowed Skew between V
and V
Minimum Reset Low Time
After V
/STBY Wait Time After
/RES ↑
/STBY to Active Edge of
Strobe
must power up together. V
PD-RDD
DDA/S
DD
Parameter
). t
Stable
(18)
PD-RD
PD-RD
=t
PD-RDC
is the sum of the Read-Control Phase latency (t
+ t
DDP
PD-RDD
DDP
Figure 18
M/S=0, /RES=↑
Figure 18
M/S=1 /RES=1, /STBY= ↑
Figure 18
M/S=0 /RES=1
Figure 18
may power-up relative to V
.
Test Conditions
(20)
(19)
14
DDA/S
DDP
in any order without static power being
. Measurements apply when SLEW=0 or
PD-RDC
Min.
20
20
30
-∞
) and the Read-Data Phase
Typ.
Max.
+∞
www.fairchildsemi.com
Unit
ms
µs
µs
µs

Related parts for FIN324CMLX