EP1SGX25CF672C7 Altera, EP1SGX25CF672C7 Datasheet - Page 26

IC STRATIX GX FPGA 25KLE 672FBGA

EP1SGX25CF672C7

Manufacturer Part Number
EP1SGX25CF672C7
Description
IC STRATIX GX FPGA 25KLE 672FBGA
Manufacturer
Altera
Series
Stratix® GXr
Datasheet

Specifications of EP1SGX25CF672C7

Number Of Logic Elements/cells
25660
Number Of Labs/clbs
2566
Total Ram Bits
1944576
Number Of I /o
455
Voltage - Supply
1.425 V ~ 1.575 V
Mounting Type
Surface Mount
Operating Temperature
0°C ~ 85°C
Package / Case
672-FBGA
Family Name
Stratix GX
Number Of Logic Blocks/elements
25660
# I/os (max)
455
Frequency (max)
4.38597GHz
Process Technology
SRAM
Operating Supply Voltage (typ)
1.5V
Logic Cells
25660
Ram Bits
1944576
Operating Supply Voltage (min)
1.425V
Operating Supply Voltage (max)
1.575V
Operating Temp Range
0C to 85C
Operating Temperature Classification
Commercial
Mounting
Surface Mount
Pin Count
672
Package Type
FC-FBGA
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Number Of Gates
-
Lead Free Status / Rohs Status
Not Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP1SGX25CF672C7
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP1SGX25CF672C7
Manufacturer:
ALTERA
0
Part Number:
EP1SGX25CF672C7
Manufacturer:
ALTERA
Quantity:
460
Part Number:
EP1SGX25CF672C7
Manufacturer:
ALTERA/阿尔特拉
Quantity:
20 000
Part Number:
EP1SGX25CF672C7ES
Manufacturer:
ALTERA
0
Part Number:
EP1SGX25CF672C7N
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP1SGX25CF672C7N
Manufacturer:
ALTERA
0
Figure 2–13. Receiver PLL & CRU Circuit
Note to
(1)
2–16
Stratix GX Device Handbook, Volume 1
Dedicated
Local
REFCLKB
Global Clks, IO Bus, Gen Routing
Inter Transceiver Routing (IQ2)
m = 8, 10 16, or 20.
Low-Speed TX_PLL_CLK
Figure
2–13:
÷ 2
rx_locktorefclk
rx_locktodata
The receiver PLLs and CRUs are capable of supporting up to 3.1875 Gbps.
The input clock frequency for –5 and –6 speed grade devices is limited to
650 MHz if you use the REFCLKB pin or 325 MHz if you use the other
clock routing resources. The maximum input clock frequency for –7 speed
grade devices is 312.5 MHz if you use the REFCLKB pin or 156.25 MHz
with the other clock routing resources. An optional RX_LOCKED port
(active low signal) is available to indicate whether the PLL is locked to the
reference clock. The receiver PLL has a programmable loop bandwidth,
which can be set to low, medium, or high. The loop bandwidth parameter
can be statically set by the Quartus II software.
Table 2–5
the parameters listed are statically programmable in the Quartus II
software.
Input reference frequency range
Data rate support
Table 2–5. Receiver PLL & CRU Adjustable Parameters (Part 1 of 2)
RX_IN
lists the adjustable parameters of the receiver PLL and CRU. All
RX CRUCLK
Parameter
Receiver PLL
PFD
÷ m (1)
down
down
up
up
CRU
rx_locked
and Loop Filter
Charge Pump
500 Mbps to 3.1875 Gbps
25 MHz to 650 MHz
Specifications
VCO
Altera Corporation
rx_freqlocked[]
rx_riv[ ]
High-speed RCVD_CLK
Low-speed RCVD_CLK
June 2006

Related parts for EP1SGX25CF672C7