EP1AGX90EF1152I6N Altera, EP1AGX90EF1152I6N Datasheet - Page 94

IC ARRIA GX FPGA 90K 1152FBGA

EP1AGX90EF1152I6N

Manufacturer Part Number
EP1AGX90EF1152I6N
Description
IC ARRIA GX FPGA 90K 1152FBGA
Manufacturer
Altera
Series
Arria GXr
Datasheet

Specifications of EP1AGX90EF1152I6N

Number Of Logic Elements/cells
90220
Number Of Labs/clbs
4511
Total Ram Bits
4477824
Number Of I /o
538
Voltage - Supply
1.15 V ~ 1.25 V
Mounting Type
Surface Mount
Operating Temperature
-40°C ~ 100°C
Package / Case
1152-FBGA
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Number Of Gates
-
Other names
544-2387

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP1AGX90EF1152I6N
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP1AGX90EF1152I6N
Manufacturer:
ALTERA
0
2–88
Figure 2–73. Arria GX IOE in DDR Input I/O Configuration
Notes to
(1) All input signals to the IOE can be inverted at the IOE.
(2) This signal connection is only allowed on dedicated DQ function pins.
(3) This signal is for dedicated DQS function pins only.
(4) The optional PCI clamp is only available on column I/O pins.
Figure 2–74. Input Timing Diagram in DDR Mode
Arria GX Device Handbook, Volume 1
Column, Row,
Figure
Interconnect
or Local
2–73:
ioe_clk[7..0]
Input To
Logic Array
DQS Local
Bus (2)
Data at
input pin
CLK
sclr/spreset
clkin
ce_in
aclr/apreset
Chip-Wide Reset
B0
A0
B1
A0
B0
A1
B2
A1
B1
Input Register
Input Register
CLRN/PRN
D
ENA
CLRN/PRN
D
ENA
Input RegisterDelay
A2
(Note 1)
I
nput Pin to
B3
A2
B2
Q
Q
A3
D
ENA
CLRN/PRN
B4
A3
B3
To DQS Logic
Latch
Block (3)
Q
VCCIO
© December 2009 Altera Corporation
Chapter 2: Arria GX Architecture
VCCIO
PCI Clamp (4)
Bus-Hold
Termination
Circuit
On-Chip
Programmable
Pull-Up
Resistor
I/O Structure

Related parts for EP1AGX90EF1152I6N