EP1AGX90EF1152I6N Altera, EP1AGX90EF1152I6N Datasheet - Page 74

IC ARRIA GX FPGA 90K 1152FBGA

EP1AGX90EF1152I6N

Manufacturer Part Number
EP1AGX90EF1152I6N
Description
IC ARRIA GX FPGA 90K 1152FBGA
Manufacturer
Altera
Series
Arria GXr
Datasheet

Specifications of EP1AGX90EF1152I6N

Number Of Logic Elements/cells
90220
Number Of Labs/clbs
4511
Total Ram Bits
4477824
Number Of I /o
538
Voltage - Supply
1.15 V ~ 1.25 V
Mounting Type
Surface Mount
Operating Temperature
-40°C ~ 100°C
Package / Case
1152-FBGA
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Number Of Gates
-
Other names
544-2387

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP1AGX90EF1152I6N
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP1AGX90EF1152I6N
Manufacturer:
ALTERA
0
2–68
Figure 2–55. Regional Clocks
Arria GX Device Handbook, Volume 1
Dual-Regional Clock Network
A single source (CLK pin or PLL output) can generate a dual-RCLK by driving two
RCLK network lines in adjacent quadrants (one from each quadrant), which allows
logic that spans multiple quadrants to use the same low skew clock. The routing of
this clock signal on an entire side has approximately the same speed but slightly
higher clock skew when compared with a clock signal that drives a single quadrant.
Internal logic-array routing can also drive a dual-regional clock. Clock pins and
enhanced PLL outputs on the top and bottom can drive horizontal dual-regional
clocks. Clock pins and fast PLL outputs on the left and right can drive vertical
dual-regional clocks, as shown in
dual-regional clocks.
CLK[3..0]
7
1
2
8
RCLK
RCLK
[3..0]
[7..4]
[31..28]
RCLK
RCLK
[11..8]
CLK[15..12]
CLK[7..4]
11 5
12 6
Figure
[27..24]
[15..12]
RCLK
RCLK
2–56. Corner PLLs cannot drive
[23..20]
[19..16]
RCLK
RCLK
Transceiver
Transceiver
Arria GX
Arria GX
Block
Block
© December 2009 Altera Corporation
Chapter 2: Arria GX Architecture
PLLs and Clock Networks

Related parts for EP1AGX90EF1152I6N