MAX1198ECM+D Maxim Integrated Products, MAX1198ECM+D Datasheet - Page 13

IC ADC 8BIT 100MSPS DUAL 48-TQFP

MAX1198ECM+D

Manufacturer Part Number
MAX1198ECM+D
Description
IC ADC 8BIT 100MSPS DUAL 48-TQFP
Manufacturer
Maxim Integrated Products
Datasheet

Specifications of MAX1198ECM+D

Number Of Bits
8
Sampling Rate (per Second)
100M
Data Interface
Parallel
Number Of Converters
2
Power Dissipation (max)
314mW
Voltage Supply Source
Single Supply
Operating Temperature
-40°C ~ 85°C
Mounting Type
Surface Mount
Package / Case
48-TQFP Exposed Pad, 48-eTQFP, 48-HTQFP, 48-VQFP
Conversion Rate
100 MSPs
Resolution
8 bit
Snr
48.5 dB
Voltage Reference
2.048 V
Supply Voltage (max)
3.6 V
Supply Voltage (min)
2.7 V
Maximum Power Dissipation
1000 mW
Maximum Operating Temperature
+ 85 C
Mounting Style
SMD/SMT
Input Voltage
3.3 V
Minimum Operating Temperature
- 40 C
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Figure 3. System Timing Diagram
Match the impedance of INA+ and INA-, as well as
INB+ and INB-, and set the common-mode voltage to
mid supply (V
The full-scale range of the MAX1198 is determined by
the internally generated voltage difference between
REFP (V
The full-scale range for both on-chip ADCs is
adjustable through the REFIN pin, which is provided for
this purpose.
The MAX1198 provides three modes of reference operation:
• Internal reference mode
• Buffered external reference mode
• Unbuffered external reference mode
In internal reference mode, connect the internal refer-
ence output REFOUT to REFIN through a resistor (e.g.,
10kΩ) or resistor-divider, if an application requires a
reduced full-scale range. For stability and noise-filtering
purposes, bypass REFIN with a >10nF capacitor to
GND. In internal reference mode, REFOUT, COM,
REFP, and REFN become low-impedance outputs.
In buffered external reference mode, adjust the refer-
ence voltage levels externally by applying a stable and
accurate voltage at REFIN. In this mode, COM, REFP,
and REFN are outputs. REFOUT can be left open or
connected to REFIN through a >10kΩ resistor.
with Internal Reference and Parallel Outputs
DD
ANALOG INPUT
DATA OUTPUT
DATA OUTPUT
CLOCK INPUT
/2 + V
Dual, 8-Bit, 100Msps, 3.3V, Low-Power ADC
D7A–D0A
D7B–D0B
DD
/2) for optimum performance.
REFIN
Analog Inputs and Reference
______________________________________________________________________________________
/4) and REFN (V
t
DO
N - 6
N - 6
Configurations
N
t
DD
AD
N - 5
N - 5
/2 - V
N + 1
REFIN
N - 4
N - 4
/4).
5-CLOCK-CYCLE LATENCY
N + 2
t
CH
N - 3
N - 3
In unbuffered external reference mode, connect REFIN
to GND. This deactivates the on-chip reference buffers
for REFP, COM, and REFN. With their buffers shut
down, these nodes become high-impedance inputs
and can be driven through separate, external reference
sources.
For detailed circuit suggestions and how to drive this
dual ADC in buffered/unbuffered external reference
mode, see the Applications Information section.
The MAX1198’s CLK input accepts a CMOS-compati-
ble clock signal. Since the interstage conversion of the
device depends on the repeatability of the rising and
falling edges of the external clock, use a clock with low
jitter and fast rise and fall times (<2ns). In particular,
sampling occurs on the rising edge of the clock signal,
requiring this edge to provide lowest possible jitter. Any
significant aperture jitter would limit the SNR perfor-
mance of the on-chip ADCs as follows:
where f
t
Clock jitter is especially critical for undersampling
applications. The clock input should always be consid-
ered as an analog input and routed away from any ana-
log input or other digital signal lines.
AJ
is the time of the aperture jitter.
N + 3
SNR
IN
N - 2
N - 2
represents the analog input frequency and
t
CL
=
20
N + 4
×
N - 1
N - 1
log
2
N + 5
×
π
N
N
×
Clock Input (CLK)
1
f
IN
N + 6
×
N + 1
N + 1
t
AJ
13

Related parts for MAX1198ECM+D