USB3320C-EZK Standard Microsystems (SMSC), USB3320C-EZK Datasheet - Page 52

no-image

USB3320C-EZK

Manufacturer Part Number
USB3320C-EZK
Description
USB PHY
Manufacturer
Standard Microsystems (SMSC)
Datasheet

Specifications of USB3320C-EZK

Lead Free Status / RoHS Status
Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
USB3320C-EZK
Manufacturer:
Standard
Quantity:
3 662
Part Number:
USB3320C-EZK
Manufacturer:
SMSC
Quantity:
20 000
Part Number:
USB3320C-EZK
0
Company:
Part Number:
USB3320C-EZK
Quantity:
8 000
Part Number:
USB3320C-EZK-TR
Manufacturer:
SMSC
Quantity:
1 484
Part Number:
USB3320C-EZK-TR
Manufacturer:
MICROCHIP/微芯
Quantity:
20 000
Part Number:
USB3320C-EZK-TR
0
Company:
Part Number:
USB3320C-EZK-TR
Quantity:
11
Company:
Part Number:
USB3320C-EZK-TR
Quantity:
15 000
Company:
Part Number:
USB3320C-EZK-TR
Quantity:
10 000
Revision 1.0 (07-14-09)
6.2.5.1
6.3
DATA[7:0]
NXT
CLK
STP
DIR
In
of DIR and NXT in the same cycle contains additional information that Rxactive has been asserted.
When NXT is de-asserted and DIR is asserted, the RXCMD data is transferred to the Link. After the
last byte of the USB receive packet is transferred to the transceiver, the linestate will return to idle.
The ULPI full speed receiver operates according to the UTMI / ULPI specification. In the full speed
case, the NXT signal will assert only when the Data bus has a valid received data byte. When NXT is
low with DIR high, the RXCMD is driven on the data bus.
In full speed, the USB3320 will not issue a Rxactive de-assertion in the RXCMD until the DP/DM
linestate transitions to idle. This prevents the Link from violating the two full speed bit times minimum
turn around time.
Disconnect Detection
A High Speed host must detect a disconnect by sampling the transmitter outputs during the long EOP
transmitted during a SOF packet. The USB3320 only looks for a high speed disconnect during the long
EOP where the period is long enough for the disconnect reflection to return to the host transceiver.
When a high speed disconnect occurs, the USB3320 will return a RXCMD and set the host disconnect
bit in the
When in FS or LS modes, the Link is expected to handle all disconnect detection.
Low Power Mode is a power down state to save current when the USB session is suspended. The
Link controls when the transceiver is placed into or out of Low Power Mode. In Low Power Mode all
of the circuits are powered down except the interface pins, full speed receiver, VBUS comparators,
and IdGnd comparator.
Before entering Low Power Mode, the USB3320 must be configured to set the desired state of the
USB transceiver. The XcvrSelect[1:0], TermSelect and OpMode[1:0] bits in the
register, and the DpPulldown and DmPulldown bits in the
configuration as shown in
by configuring OpMode[1:0] = 01. Pull-down resistors with a value of approximately 2MΩ are present
Low Power Mode
Figure 6.8
Idle
USB Interrupt Status
the transceiver asserts DIR to take control of the data bus from the Link. The assertion
around
Turn
Figure 6.8 ULPI Receive in Synchronous Mode
Table
Cmd
Rxd
register.
5.1. The DP and DM pins are configured to a high impedance state
DATASHEET
PID
52
D1
Highly Integrated Full Featured Hi-Speed USB 2.0 ULPI Transceiver
Cmd
Rxd
OTG Control
D2
register control the
around
Turn
Function Control
SMSC USB3320
Datasheet

Related parts for USB3320C-EZK