USB3320C-EZK Standard Microsystems (SMSC), USB3320C-EZK Datasheet - Page 29

no-image

USB3320C-EZK

Manufacturer Part Number
USB3320C-EZK
Description
USB PHY
Manufacturer
Standard Microsystems (SMSC)
Datasheet

Specifications of USB3320C-EZK

Lead Free Status / RoHS Status
Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
USB3320C-EZK
Manufacturer:
Standard
Quantity:
3 662
Part Number:
USB3320C-EZK
Manufacturer:
SMSC
Quantity:
20 000
Part Number:
USB3320C-EZK
0
Company:
Part Number:
USB3320C-EZK
Quantity:
8 000
Part Number:
USB3320C-EZK-TR
Manufacturer:
SMSC
Quantity:
1 484
Part Number:
USB3320C-EZK-TR
Manufacturer:
MICROCHIP/微芯
Quantity:
20 000
Part Number:
USB3320C-EZK-TR
0
Company:
Part Number:
USB3320C-EZK-TR
Quantity:
11
Company:
Part Number:
USB3320C-EZK-TR
Quantity:
15 000
Company:
Part Number:
USB3320C-EZK-TR
Quantity:
10 000
Highly Integrated Full Featured Hi-Speed USB 2.0 ULPI Transceiver
Datasheet
SMSC USB3320
5.4.3
5.4.4
5.5
5.5.1
REFCLK Jitter
The USB3320 is tolerant to jitter on the reference clock. The REFCLK jitter should be limited to a peak
to peak jitter of less than 1nS over a 10uS time interval. If this level of jitter is exceeded when
configured for either ULPI Input Clock Mode or ULPI Output Clock Mode, the USB3320 Hi-Speed eye
diagram may be degraded.
The frequency accuracy of the REFCLK must meet the +/- 500ppm requirement as shown in
REFCLK Enable/Disable
The REFCLK should be enabled when the RESETB pin is brought high. The ULPI interface will start
running after the time specified in
pin, the ULPI interface will start operation delayed by the same amount. The REFCLK can be run at
anytime the RESETB pin is low without causing the USB3320 to start-up or draw current.
When the USB3320 is placed in Low Power Mode or Carkit Mode, the REFCLK can be stopped after
the final ULPI register write is complete. The STP pin is asserted to bring the USB3320 out of Low
Power Mode. The REFCLK should be started at the same time STP is asserted to minimize the
USB3320 start-up time.
If the REFCLK is stopped while CLKOUT is running, the PLL will come out of lock and the frequency
of the CLKOUT signal will decrease to the minimum allowed by the PLL design. If the REFCLK is
stopped during a USB session, the session may drop.
The USB3320 includes integrated power management functions, including a Low-Dropout regulator
that can be used to generate the 3.3V USB supply, and a POR generator described in
Integrated Low Dropout Regulator
The USB3320 has an integrated linear regulator. Power sourced at the VBAT pin is regulated to 3.3V
and the regulator output is on the VDD33 pin. To ensure stability, the regulator requires an external
bypass capacitor (C
The USB3320 regulator is designed to generate a 3.3 volt supply for the USB3320 only. Using the
regulator to provide current for other circuits is not recommended and SMSC does not guarantee USB
performance or regulator stability.
During USB UART mode the regulator output voltage can be changed to allow the USB3320 to work
with UARTs operating at different operating voltages. The regulator output is configured to the voltages
shown in
The USB3320 regulator can be powered in the three methods as shown below.
For USB Peripheral, Host, and OTG operations the regulator can be connected as shown in
or
detect devices attaching to the USB connector and detect a SRP during an OTG session. When using
a battery to supply the USB3320, the battery voltage must be within the range of 3.1V to 5.5V.
Internal Regulators and POR
Figure 5.7
Table 4.9
below. For OTG operation, the VDD33 supply on the USB3320 must be powered to
with the UART RegOutput[1:0] bits in the
OUT)
as specified in
Table
DATASHEET
4.2. If the REFCLK enable is delayed relative to the RESETB
Table 4.9
29
placed as close to the pin as possible.
USB IO & Power Management
Revision 1.0 (07-14-09)
Section
Figure 5.6
Table
register.
5.5.2.
4.2.

Related parts for USB3320C-EZK