LAN9312-NZW SMSC, LAN9312-NZW Datasheet - Page 201

Ethernet ICs Hi Per 2 Port 10/100 Ethernet Switch

LAN9312-NZW

Manufacturer Part Number
LAN9312-NZW
Description
Ethernet ICs Hi Per 2 Port 10/100 Ethernet Switch
Manufacturer
SMSC
Type
Two Port Managed Ethernet Switchr
Datasheet

Specifications of LAN9312-NZW

Ethernet Connection Type
10 Base-T, 100 Base-TX
Minimum Operating Temperature
0 C
Mounting Style
SMD/SMT
Product
Ethernet Switches
Number Of Transceivers
1
Standard Supported
802.3, 802.3u
Data Rate
10 Mbps, 100 Mbps
Supply Voltage (max)
3.3 V
Supply Voltage (min)
0 V
Supply Current (max)
186 mA, 295 mA
Maximum Operating Temperature
+ 70 C
Package / Case
TQFP-100
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
LAN9312-NZW
Manufacturer:
Standard
Quantity:
143
Part Number:
LAN9312-NZW
Manufacturer:
Microchip Technology
Quantity:
10 000
High Performance Two Port 10/100 Managed Ethernet Switch with 32-Bit Non-PCI CPU Interface
Datasheet
SMSC LAN9312
14.2.5
14.2.5.1
BITS
31:0
Timestamp High (TS_HI)
This field contains the high 32-bits of the timestamp taken on the receipt of
a 1588 Sync or Delay_Req packet.
IEEE 1588
This section details the IEEE 1588 timestamp related registers. Each port of the LAN9312 has a 1588
timestamp block with 8 related registers, 4 for transmit capture and 4 for receive capture. These sets
of registers are identical in functionality for each port, and thus their register descriptions have been
consolidated. In these cases, the register names will be amended with a lowercase “x” in place of the
port designation. The wildcard “x” should be replaced with “1”, “2”, or “MII” for the Port 1, Port 2, and
Port 0(Host MAC) respectively. A list of all the 1588 related registers can be seen in
more information on the IEEE 1588, refer to
page
Port x 1588 Clock High-DWORD Receive Capture Register (1588_CLOCK_HI_RX_CAPTURE_x)
Note: The selection between Sync or Delay_Req packets is based on the corresponding
Note: There are multiple instantiations of this register, one for each port of the LAN9312. Refer to
Note: For Port 0(Host MAC), receive is defined as data from the switch fabric, while transmit is to
154.
master/slave bit in the
Section 14.2.5
the switch fabric.
Offset:
for additional information.
Port 1: 100h
Port 2: 120h
Port 0: 140h
DESCRIPTION
1588 Configuration Register
DATASHEET
201
Chapter 11, "IEEE 1588 Hardware Time Stamp Unit," on
Size:
(1588_CONFIG).
32 bits
TYPE
RO
Revision 1.7 (06-29-10)
Table
00000000h
DEFAULT
14.1. For

Related parts for LAN9312-NZW