MC56F8323EVM Freescale Semiconductor, MC56F8323EVM Datasheet - Page 33

KIT EVALUATION FOR MC56F8323

MC56F8323EVM

Manufacturer Part Number
MC56F8323EVM
Description
KIT EVALUATION FOR MC56F8323
Manufacturer
Freescale Semiconductor
Type
DSPr

Specifications of MC56F8323EVM

Contents
Module and Misc Hardware
Processor To Be Evaluated
MC56F8322 and MC56F8323
Data Bus Width
16 bit
Interface Type
RS-232
For Use With/related Products
MC56F8322, MC56F8323
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
3.5 Registers
When referring to the register definitions for the OCCS in the 56F8300 Peripheral User Manual, use the
register definitions with the internal Relaxation Oscillator, since the 56F8323 and 56F8123 contain this
oscillator.
Part 4 Memory Map
4.1 Introduction
The 56F8323 and 56F8123 devices are 16-bit motor-control chips based on the 56800E core. These parts
use a Harvard-style architecture with two independent memory spaces for Data and Program. On-chip
RAM and Flash memories are used in both spaces.
This section provides memory maps for:
On-chip memory sizes for the device are summarized in
identified in the “Use Restrictions” column of
Note: Data Flash and Program RAM are NOT available on the 56F8123 device.
4.2 Program Map
The Program Memory map is located in
Operating Mode Register (OMR) control the Program Memory map. Because the 56F8323 and 56F8123
do not include EMI, the OMR MA bit, which is used to decide internal or external BOOT, will have no
effect on the Program Memory Map. OMR MB reflects the security status of the Program Flash. After
reset, changing the OMR MB bit will have no effect on the Program Flash.
Freescale Semiconductor
Preliminary
Program Flash
Data Flash
Program RAM
Data RAM
Program Boot Flash
Program Address Space, including the Interrupt Vector Table
Data Address Space, including the EOnCE Memory and Peripheral Memory Maps
On-Chip Memory
56F8323
Table 4-1 Chip Memory Configurations
32KB
8KB
4KB
8KB
8KB
56F8323 Technical Data, Rev. 17
Table
56F8123
32KB
8KB
8KB
Table
4-2. The operating mode control bits (MA and MB) in the
4-1.
Erase / Program via Flash interface unit and word
writes to CDBW
Erase / Program via Flash interface unit and word
writes to CDBW. Data Flash can be read via either
CDBR or XDB2, but not by both simultaneously
None
None
Erase / Program via Flash Interface unit and word
writes to CDBW
Table
4-1. Flash memories’ restrictions are
Use Restrictions
Registers
33

Related parts for MC56F8323EVM