EVAL-AD7944EBZ Analog Devices Inc, EVAL-AD7944EBZ Datasheet - Page 20

BOARD EVAL FOR AD7944

EVAL-AD7944EBZ

Manufacturer Part Number
EVAL-AD7944EBZ
Description
BOARD EVAL FOR AD7944
Manufacturer
Analog Devices Inc
Series
PulSAR®r
Datasheet

Specifications of EVAL-AD7944EBZ

Number Of Adc's
1
Number Of Bits
14
Sampling Rate (per Second)
2.5M
Data Interface
SPI™, QSPI™, MICROWIRE™, and DSP
Inputs Per Adc
1 Differential
Input Range
0 ~ 5 V
Voltage Supply Source
Analog and Digital
Operating Temperature
-40°C ~ 85°C
Utilized Ic / Part
AD7944
Silicon Manufacturer
Analog Devices
Application Sub Type
ADC
Kit Application Type
Data Converter
Silicon Core Number
AD7944
Kit Contents
Board And Literature
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
AD7944
CS MODE, 3-WIRE WITH BUSY INDICATOR
This mode is usually used when a single AD7944 is connected
to an SPI-compatible digital host that has an interrupt input. It
is available only in normal conversion mode (TURBO low).
The connection diagram is shown in Figure 28, and the corre-
sponding timing is given in Figure 29.
With SDI tied to VIO, a rising edge on CNV initiates a con-
version, selects CS mode, and forces SDO to high impedance.
SDO is maintained in high impedance until the completion of
the conversion, irrespective of the state of CNV. Prior to the
minimum conversion time, CNV can be used to select other SPI
devices, such as analog multiplexers, but CNV must be returned
low before the minimum conversion time elapses and then held
low for the maximum possible conversion time to guarantee the
generation of the busy signal indicator.
TURBO = 0
ACQUISITION
SDI = 1
CNV
SCK
SDO
t
CNVH
CONVERSION
t
CONV
Figure 29. CS Mode, 3-Wire with Busy Indicator Serial Interface Timing (SDI High)
Figure 28. CS Mode, 3-Wire with Busy Indicator Connection Diagram (SDI High)
VIO
SDI
AD7944
1
CNV
SCK
t
HSDO
Rev. A | Page 20 of 28
TURBO
D13
2
t
CYC
SDO
ACQUISITION
VIO
D12
t
3
ACQ
47kΩ
t
DSDO
When the conversion is complete, SDO goes from high imped-
ance to low impedance. With a pull-up on the SDO line, this
transition can be used as an interrupt signal to initiate the data
readback controlled by the digital host. The AD7944 then enters
the acquisition phase and powers down. The data bits are then
clocked out, MSB first, by subsequent SCK falling edges. The
data is valid on both SCK edges. Although the rising edge can
be used to capture the data, a digital host using the SCK falling
edge allows a faster reading rate, provided that it has an acceptable
hold time. After the optional 15
to high impedance.
If multiple AD7944 devices are selected at the same time, the
SDO output pin handles this contention without damage or
induced latch-up. Meanwhile, it is recommended that this
contention be kept as short as possible to limit extra power
dissipation.
t
CONVERT
DATA IN
CLK
IRQ
DIGITAL HOST
SCKL
t
SCKH
13
t
SCK
14
D1
15
D0
(I/O QUIET
TIME)
th
t
DIS
SCK falling edge, SDO returns
t
QUIET

Related parts for EVAL-AD7944EBZ