MC68HC908QY2 MOTOROLA [Motorola, Inc], MC68HC908QY2 Datasheet - Page 173
MC68HC908QY2
Manufacturer Part Number
MC68HC908QY2
Description
Microcontrollers
Manufacturer
MOTOROLA [Motorola, Inc]
Datasheet
1.MC68HC908QY2.pdf
(230 pages)
Available stocks
Company
Part Number
Manufacturer
Quantity
Price
Company:
Part Number:
MC68HC908QY2CPE
Manufacturer:
FREESCALE
Quantity:
7 762
Company:
Part Number:
MC68HC908QY2MDTE
Manufacturer:
Freescale Semiconductor
Quantity:
135
Company:
Part Number:
MC68HC908QY2MDTE
Manufacturer:
Freescale
Quantity:
204
Part Number:
MC68HC908QY2MDTE
Manufacturer:
FREESCALE
Quantity:
20 000
Part Number:
MC68HC908QY2MP
Manufacturer:
FREESCALE
Quantity:
20 000
Company:
Part Number:
MC68HC908QY2MPE
Manufacturer:
Freescale
Quantity:
2 304
Company:
Part Number:
MC68HC908QY2VPE
Manufacturer:
Freescale Semiconductor
Quantity:
135
MOTOROLA
$001D
Addr.
MC68HC908QY4•MC68HC908QT4•MC68HC908QY2•MC68HC908QT2•MC68HC908QY1•MC68HC908QT1
IRQ Status and Control
Register Name
NOTE:
See page 176.
(INTSCR)
Register
The external interrupt pin is falling-edge-triggered and is software-
configurable to be either falling-edge or falling-edge and low-level
triggered. The MODE1 bit in the ISCR controls the triggering sensitivity
of the IRQ pin.
When the interrupt pin is edge-triggered only, the CPU interrupt request
remains set until a vector fetch, software clear, or reset occurs.
When the interrupt pin is both falling-edge and low-level triggered, the
CPU interrupt request remains set until both of the following occur:
The vector fetch or software clear may occur before or after the interrupt
pin returns to logic 1. As long as the pin is low, the interrupt request
remains pending. A reset will clear the latch and the MODE1 control bit,
thereby clearing the interrupt even if the pin stays low.
When set, the IMASK1 bit in the ISCR mask all external interrupt
requests. A latched interrupt request is not presented to the interrupt
priority logic unless the IMASK1 bit is clear.
The interrupt mask (I) in the condition code register (CCR) masks
all interrupt requests, including external interrupt requests.
See
Figure 13-2
Reset:
Read:
Write:
•
•
Figure 13-2. IRQ I/O Register Summary
7.7 Exception Control.
Vector fetch or software clear
Return of the interrupt pin to logic 1
Bit 7
0
0
provides a summary of the IRQ I/O register.
External Interrupt (IRQ)
= Unimplemented
6
0
0
5
0
0
4
0
0
IRQF1
3
0
ACK1
2
0
0
External Interrupt (IRQ)
Functional Description
IMASK1
1
0
MODE1
Bit 0
0
173