PEB2085 SIEMENS [Siemens Semiconductor Group], PEB2085 Datasheet - Page 190

no-image

PEB2085

Manufacturer Part Number
PEB2085
Description
ISDN SubscribernAccess Controller
Manufacturer
SIEMENS [Siemens Semiconductor Group]
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
PEB2085-P
Manufacturer:
SIEMENS/西门子
Quantity:
20 000
Part Number:
PEB2085N
Manufacturer:
SIEMENS
Quantity:
5 510
Part Number:
PEB2085N
Manufacturer:
ALLEGRO
Quantity:
5 510
Part Number:
PEB2085N
Manufacturer:
LNFINEON
Quantity:
20 000
Part Number:
PEB2085N V2.3
Manufacturer:
INFINEON/英飞凌
Quantity:
20 000
Part Number:
PEB2085NV1.1
Manufacturer:
PHI
Quantity:
399
Part Number:
PEB2085NV1.1
Manufacturer:
SIE
Quantity:
1 000
Part Number:
PEB2085NV1.1
Manufacturer:
SIE
Quantity:
20 000
Part Number:
PEB2085NV2.3
Manufacturer:
SIEMENS
Quantity:
5 967
Part Number:
PEB2085NV2.3
Manufacturer:
SIE
Quantity:
1 000
Part Number:
PEB2085NV2.3
Manufacturer:
SIEMENS/西门子
Quantity:
20 000
Part Number:
PEB2085P
Quantity:
41
Part Number:
PEB2085P
Manufacturer:
SIEMENS
Quantity:
1 000
The HDLC controller will request another data block by an XPR interrupt if there are no more
than 32 bytes in XFIFO and the frame close command bit (Transmit Message End XME) has
not been set. To this the microcontroller responds by writing another pool of data and re-
issuing a transmit command for that pool. When XME is set, all remaining bytes in XFIFO are
transmitted, the CRC field and the closing flag of the HDLC frame are appended and the
controller generates a new XPR interrupt.
The microcontroller does not necessarily have to transfer a frame in blocks of 32 bytes. As a
matter of fact, the sub-blocks issued by the microcontroller and separated by a transmit
command, can be between 0 and 32 bytes long.
If the XFIFO runs out of data and the XME command bit has not been set, the frame will be
terminated with an abort sequence (seven 1’s) followed by inter-frame time fill, and the
microcontroller will be advised by a Transmit Data Underrun (XDU) interrupt. An HDLC frame
may also be aborted by setting the Transmitter Reset (XRES) command bit.
3.5
After a hardware reset (pin RST), layer 1 will have reached the following state:
– G1 deactivated in LT-S/NT mode
– F3 standby in TE/LT-mode
according to CCITT I.430.
F3 standby state means that the internal oscillator, the DCL clock and FSC1/2 are active.
During the reset pulse pins SDAX/SDS1 and SCA/FSD/SDS2 are "low". The S/T interface
awake detector is active after reset. The F3 power down state, where the internal oscillator
itself is disabled, can be reached by setting the CFS bit (ADF1/SQXR register) to logical "1".
A subset of ISAC-S registers with defined reset values is listed in Table 18.
Table 18
State of ISAC
Register (address (hex))
ISTA
MASK
EXIR
STAR
CMDR
Semiconductor Group
Reset
(20)
(20)
(24)
(21)
(21)
®
-S Registers after Hardware Reset
Value after
Reset (hex)
00
00
00
48 (4A)
00
190
no command
Meaning
no interrupts
all interrupts enabled
no interrupts
– XFIFO is ready to be written to
– RFIFO is ready to receive at least 16 octets of
a new message
Operational Description

Related parts for PEB2085