AD9148BPCZ AD [Analog Devices], AD9148BPCZ Datasheet - Page 23

no-image

AD9148BPCZ

Manufacturer Part Number
AD9148BPCZ
Description
Quad 16-Bit,1 GSPS, TxDAC+ Digital-to-Analog Converter
Manufacturer
AD [Analog Devices]
Datasheet
Preliminary Technical Data
SPI REGISTER MAP
Table 12. Register Map
Addr
0x00
0x01
0x03
0x04
0x05
0x06
0x07
0x08
0x0A
0x0C
0x0D
0x0E
0x0F
0x10
0x11
0x12
0x14
0x15
0x17
0x18
0x19
0x1A
0x1C
0x1D
0x1E
0x1F
Register
Name
Comm
Power
control
Data format
Interrupt
Enable 0
Interrupt
Enable 1
Event Flag 0
Event Flag 1
Clock
receiver
control
PLL Control 0
PLL Control 1
PLL Control 2
PLL Status 0
PLL Status 1
Sync Control 0
Sync Control 1
Sync Status 0
Data receiver
control
Data receiver
status
FIFO Status/
Control Port A
FIFO Status
Port A
FIFO Status/
Control Port B
FIFO Status
Port B
HB1 control
HB2 control
HB3 control
CHIP ID
Bit 7
SDIO
direction
Power-
Down DAC
Set 1
Binary
format
Enable PLL
lock lost
PLL lock
lost
CLK duty
correction
PLL enable
Sync
enable
Sync lost
LVDS rcvr
frame high
FIFO
Warning 1
FIFO
Warning 1
Enable
pre mod
Bypass
phase adj
PLL Loop Bandwidth[2:0]
N2[1:0]
Bit 6
LSB/
MSB first
Power-
Down
DAC Set 2
Q first
enable
Enable
PLL lock
PLL lock
REFCLK
duty
correction
PLL
manual
enable
FIFO rate/
data rate
toggle
Sync
locked
One DCI
LVDS rcvr
frame low
FIFO
Warning 2
FIFO
Warning 2
Bypass
sinc
−1
Bit 5
Software
reset
Power-
Down
Data
Receiver
Dual-port
mode
Enable
sync
lock lost
Sync lock
lost
CLK cross
correction
LVDS rcvr
DCI high
FIFO reset
aligned
FIFO reset
aligned
Rev. PrA | Page 23 of 73
Bit 4
DAC SPI
select
Bus swap
Enable
sync lock
Enable AED
compare pass
Sync lock
AED compare
pass
REFCLK cross
correction
0
PLL cross
control enable
LVDS rcvr
DCI low
FIFO SPI
align ack
FIFO SPI
align ack
FIFO Level[7:0]
FIFO Level[7:0]
Chip ID[7:0]
VCO Band Readback[5:0]
Sync Phase Request[5:0]
1
Bit 3
Byte mode
Enable AED
compare
fail
AED
compare
fail
0
Manual VCO Band[5:0]
Rising
edge sync
LVDS rcvr
Port B high
FIFO SPI
align
requesting
FIFO SPI
align
requesting
N0[1:0]
PLL Control Voltage[3:0]
HB2[2:0]
HB3[2:0]
Bit 2
Byte
swap
Enable
FIFO SPI
aligned
Enable
SED
compare
fail
FIFO SPI
aligned
SED
compare
fail
1
0
LVDS rcvr
Port B
low
HB1[1:0]
FIFO Phase Offset[2:0]
FIFO Phase Offset[2:0]
Sync Averaging[2:0]
Bit 1
Enable
FIFO
Warning 1
FIFO
Warning 1
1
0
LVDS rcvr
Port A
high
N1[1:0]
Bit 0
Enable
FIFO
Warning 2
FIFO
Warning 2
1
1
LVDS rcvr
Port A low
Bypass
HB1
Bypass
HB2
Bypass
HB3
AD9148
0x00
0xF1
0x08
0x00
0x00
0x00
0x00
0x20
Default
0x00
0x20
0x00
0x00
0x37
0x40
0xD9
0x40
0x00
0x81

Related parts for AD9148BPCZ