PCA9541PW/03 NXP [NXP Semiconductors], PCA9541PW/03 Datasheet - Page 2

no-image

PCA9541PW/03

Manufacturer Part Number
PCA9541PW/03
Description
2-to-1 I2C-bus master selector with interrupt logic and reset
Manufacturer
NXP [NXP Semiconductors]
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
PCA9541PW/03
Manufacturer:
NXP/恩智浦
Quantity:
20 000
Company:
Part Number:
PCA9541PW/03
Quantity:
1 872
Company:
Part Number:
PCA9541PW/03,118
Quantity:
1 872
NXP Semiconductors
2. Features
3. Applications
PCA9541_5
Product data sheet
External pull-up resistors pull the bus to the desired voltage level for each channel. All I/O
pins are 6.0 V tolerant.
An active LOW reset input allows the PCA9541 to be initialized. Pulling the RESET pin
LOW resets the I
does the internal Power-On Reset (POR) function.
The PCA9541/02 version is being discontinued as of December 2007 and customers
should use PCA9541/01.
I
I
I
I
I
I
I
I
I
I
I
I
I
I
I
I
I
I
I
I
I
I
I
I
I
I
I
I
2-to-1 bidirectional master selector
I
PCA9541/01 powers up with Channel 0 selected
PCA9541/02 powers up with Channel 0 selected after STOP condition detected (bus
idle) on Channel 0
PCA9541/03 powers up with no channel selected and either master can take control of
the bus
Active LOW interrupt input
2 active LOW interrupt outputs
Active LOW reset input
4 address pins allowing up to 16 devices on the I
Channel selection via I
Bus initialization/recovery function
Bus traffic sensor
Low R
Allows voltage level translation between 1.8 V, 2.5 V, 3.3 V and 5 V buses
No glitch on power-up
Supports hot insertion
Software identical for both masters
Low standby current
Operating power supply voltage range of 2.3 V to 5.5 V
6.0 V tolerant inputs
0 Hz to 400 kHz clock frequency
ESD protection exceeds 2000 V HBM per JESD22-A114, 200 V MM per
JESD22-A115, and 1000 V CDM per JESD22-C101
Latch-up testing is done to JEDEC Standard JESD78 which exceeds 100 mA
Packages offered: SO16, TSSOP16, HVQFN16
High reliability systems with dual masters
Gatekeeper multiplexer on long single bus
Bus initialization/recovery for slave devices without hardware reset
Allows masters without arbitration logic to share resources
2
C-bus interface logic; compatible with SMBus standards
on
switches
2
C-bus state machine and configures the device to its default state as
Rev. 05 — 1 October 2007
2-to-1 I
2
C-bus
2
C-bus master selector with interrupt logic and reset
2
C-bus
PCA9541
© NXP B.V. 2007. All rights reserved.
2 of 43

Related parts for PCA9541PW/03