CY7C1412AV18-250BZXI CYPRESS [Cypress Semiconductor], CY7C1412AV18-250BZXI Datasheet - Page 6

no-image

CY7C1412AV18-250BZXI

Manufacturer Part Number
CY7C1412AV18-250BZXI
Description
Manufacturer
CYPRESS [Cypress Semiconductor]
Datasheet
Document #: 38-05615 Rev. *D
Pin Definitions
D
WPS
NWS
BWS
BWS
A
Q
RPS
C
C
[x:0]
[x:0]
Pin Name
0
0
2
, BWS
, BWS
,NWS
1
1
3
,
Synchronous
Synchronous
Synchronous
Synchronous
Synchronous
Synchronous
Input-Clock
Input-Clock
Outputs-
Input-
Input-
Input-
Input-
Input-
IO
Data input signals, sampled on the rising edge of K and K clocks during valid write
operations.
CY7C1410AV18 - D
CY7C1425AV18 - D
CY7C1412AV18 - D
CY7C1414AV18 - D
Write Port Select, Active LOW. Sampled on the rising edge of the K clock. When
asserted active, a Write operation is initiated. Deasserting deselects the Write port.
Deselecting the Write port causes D
Nibble Write Select 0, 1 − Active LOW. (CY7C1410AV18 Only) Sampled on the rising
edge of the K and K clocks during Write operations. Used to select which nibble is written
into the device during the current portion of the Write operations.Nibbles not written
remain unaltered. NWS
are sampled on the same edge as the data. Deselecting a Nibble Write Select causes
the corresponding nibble of data to be ignored and not written into the device.
Byte Write Select 0, 1, 2 and 3 − Active LOW. Sampled on the rising edge of the K and
K clocks during Write operations. Used to select which byte is written into the device
during the current portion of the Write operations. Bytes not written remain unaltered.
CY7C1425AV18 − BWS
CY7C1412AV18 − BWS
CY7C1414AV18 − BWS
and BWS
All the Byte Write Selects are sampled on the same edge as the data. Deselecting a Byte
Write Select causes the corresponding byte of data to be ignored and not written into the
device.
Address Inputs. Sampled on the rising edge of the K (Read address) and K (Write
address) clocks during active Read and Write operations. These address inputs are
multiplexed for both Read and Write operations. Internally, the device is organized as 4M
x 8 (2 arrays each of 2M x 8) for CY7C1410AV18, 4M x 9 (2 arrays each of 2M x 9) for
CY7C1425AV18, 2M x 18 (2 arrays each of 1M x 18) for CY7C1412AV18 and 1M x 36
(2 arrays each of 512K x 36) for CY7C1414AV18. Therefore, only 21 address inputs are
needed to access the entire memory array of CY7C1410AV18 and CY7C1425AV18, 20
address inputs for CY7C1412AV18 and 19 address inputs for CY7C1414AV18. These
inputs are ignored when the appropriate port is deselected.
Data Output signals. These pins drive out the requested data during a Read operation.
Valid data is driven out on the rising edge of both the C and C clocks during Read
operations or K and K when in single clock mode. When the Read port is deselected,
Q
CY7C1410AV18 − Q
CY7C1425AV18 − Q
CY7C1412AV18 − Q
CY7C1414AV18 − Q
Read Port Select, Active LOW. Sampled on the rising edge of Positive Input Clock (K).
When active, a Read operation is initiated. Deasserting causes the Read port to be
deselected. When deselected, the pending access is allowed to complete and the output
drivers are automatically tri-stated following the next rising edge of the C clock. Each
read access consists of a burst of two sequential transfers.
Positive Input Clock for Output Data. C is used in conjunction with C to clock out the
Read data from the device. C and C can be used together to deskew the flight times of
various devices on the board back to the controller. See application example for further
details.
Negative Input Clock for Output Data. C is used in conjunction with C to clock out the
Read data from the device. C and C can be used together to deskew the flight times of
various devices on the board back to the controller. See application example for further
details.
[x:0]
are automatically tri-stated.
3
controls D
[7:0]
[8:0]
[17:0]
[35:0]
[7:0]
[8:0]
[17:0]
[35:0]
[35:27].
0
0
0
0
controls D
controls D
controls D
controls D
[3:0]
Pin Description
[8:0]
[8:0]
[8:0]
[x:0]
and NWS
, BWS
, BWS
to be ignored.
1
1
controls D
controls D
1
controls D
[17:9]
[17:9]
[7:4]
CY7C1410AV18
CY7C1425AV18
CY7C1412AV18
CY7C1414AV18
.
,BWS
. All Nibble Write Selects
2
controls D
Page 6 of 25
[26:18]

Related parts for CY7C1412AV18-250BZXI