hy5ps1g821m Hynix Semiconductor, hy5ps1g821m Datasheet - Page 49
hy5ps1g821m
Manufacturer Part Number
hy5ps1g821m
Description
1gb Ddr2 Sdram
Manufacturer
Hynix Semiconductor
Datasheet
1.HY5PS1G821M.pdf
(79 pages)
- Current page: 49 of 79
- Download datasheet (6Mb)
Rev. 0.2 / Oct. 2005
2.9 Power-Down
Power-down is synchronously entered when CKE is registered low (along with Nop or Deselect command). CKE
is not allowed to go low while mode register or extended mode register command time, or read or write operation
is in progress. CKE is allowed to go low while any of other operations such as row activation, precharge or auto-
precharge, or auto-refresh is in progress, but power-down IDD spec will not be applied until finishing those opera-
tions. Timing diagrams are shown in the following pages with details for entry into power down.
The DLL should be in a locked state when power-down is entered. Otherwise DLL should be reset after exiting
power-down mode for proper read operation.
If power-down occurs when all banks are idle, this mode is referred to as precharge power-down; if power-down
occurs when there is a row active in any bank, this mode is referred to as active power-down. Entering power-
down deactivates the input and output buffers, excluding CK, CK, ODT and CKE. Also the DLL is disabled upon
entering precharge power-down or slow exit active power-down, but the DLL is kept enabled during fast exit
active power-down. In power-down mode, CKE low and a stable clock signal must be maintained at the inputs of
the DDR2 SDRAM, and ODT should be in a valid state but all other input signals are “Don’t Care”. CKE low must
be maintained until tCKE has been satisfied. Power-down duration is limited by 9 times tREFI of the device.
The power-down state is synchronously exited when CKE is registered high (along with a Nop or Deselect com-
mand). CKE high must be maintained until tCKE has been satisfied. A valid, executable command can be applied
with power-down exit latency, tXP, tXARD, or tXARDS, after CKE goes high. Power-down exit latency is defined
at AC spec table of this data sheet.
Basic Power Down Entry and Exit timing diagram
Command
CK/CK
CKE
t
VALID
IS
t
IH
Enter Power-Down mode
t
CKE
t
IS
NOP
t
IH
t
CKE
t
IH
Exit Power-Down mode
t
IS
NOP
t
t
XP,
XARDS
t
XARD,
VALID
t
CKE
1HY5PS12421(L)M
HY5PS12821(L)M
VALID
t
IH
t
IS
VALID
t
IH
Don’t Care
49
Related parts for hy5ps1g821m
Image
Part Number
Description
Manufacturer
Datasheet
Request
R
Part Number:
Description:
Current Transducers HY 5 to 25-P/SP1
Manufacturer:
LEM
Datasheet:
Part Number:
Description:
HYNIX SEMICONDUCTOR INC. 8-BIT SINGLE-CHIP MICROCONTROLLERS
Manufacturer:
Hynix Semiconductor
Datasheet:
Part Number:
Description:
Manufacturer:
Hynix Semiconductor
Datasheet:
Part Number:
Description:
GL6965Telephone Speech Network with Dialer Interface
Manufacturer:
Hynix Semiconductor
Datasheet:
Part Number:
Description:
GL6962Low Voltage Universal Speech Network
Manufacturer:
Hynix Semiconductor
Datasheet:
Part Number:
Description:
ROM/RAM size: 2 K/128 bytes, 2-5.5 V , 4-8 MHz,8-bit single-chip microcontroller
Manufacturer:
Hynix Semiconductor
Datasheet:
Part Number:
Description:
GL6551COMPANDER
Manufacturer:
Hynix Semiconductor
Datasheet:
Part Number:
Description:
ROM/RAM size:2 Kb/128 bytes,4.25-5.5 V, 12 MHz, 8-bit microcontroller
Manufacturer:
Hynix Semiconductor
Datasheet:
Part Number:
Description:
Asynchronous communication element with FIFO
Manufacturer:
Hynix Semiconductor
Datasheet:
Part Number:
Description:
256K x 1-Bit CMOS DRAM
Manufacturer:
Hynix Semiconductor
Datasheet:
Part Number:
Description:
128M(4Mx32) GDDR SDRAM
Manufacturer:
Hynix Semiconductor
Datasheet:
Part Number:
Description:
Manufacturer:
Hynix Semiconductor
Datasheet: