ml4824cs-2 Fairchild Semiconductor, ml4824cs-2 Datasheet - Page 9

no-image

ml4824cs-2

Manufacturer Part Number
ml4824cs-2
Description
Power Factor Correction And Pwm Controller Combo
Manufacturer
Fairchild Semiconductor
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
ml4824cs-2X
Manufacturer:
FSC
Quantity:
2 673
FUNCTIONAL DESCRIPTION
open-loop crossover frequency should be 1/2 that of the
line frequency, or 23Hz for a 47Hz line (lowest
anticipated international power frequency). The gain vs.
input voltage of the ML4824’s voltage error amplifier has a
specially shaped nonlinearity such that under steady-state
operating conditions the transconductance of the error
amplifier is at a local minimum. Rapid perturbations in
line or load conditions will cause the input to the voltage
error amplifier (V
value. If this happens, the transconductance of the voltage
error amplifier will increase significantly, as shown in the
Typical Performance Characteristics. This raises the gain-
bandwidth product of the voltage loop, resulting in a
much more rapid voltage loop response to such
perturbations than would occur with a conventional linear
gain characteristic.
The current amplifier compensation is similar to that of
the voltage error amplifier with the exception of the
choice of crossover frequency. The crossover frequency of
the current amplifier should be at least 10 times that of
the voltage amplifier, to prevent interaction with the
voltage loop. It should also be limited to less than 1/6th
that of the switching frequency, e.g. 16.7kHz for a
100kHz switching frequency.
There is a modest degree of gain contouring applied to the
transfer characteristic of the current error amplifier, to
increase its speed of response to current-loop
perturbations. However, the boost inductor will usually be
the dominant factor in overall current loop response.
Therefore, this contouring is significantly less marked than
that of the voltage error amplifier. This is illustrated in the
Typical Performance Characteristics.
For more information on compensating the current and
voltage control loops, see Application Notes 33 and 34.
Application Note 16 also contains valuable information for
the design of this class of PFC.
Oscillator (RAMP 1)
The oscillator frequency is determined by the values of R
and C
oscillator output clock:
The deadtime of the oscillator is derived from the
following equation:
at V
REV. 1.01 12/7/2000
REF
f
t
t
OSC
RAMP
RAMP
T
, which determine the ramp and off-time of the
= 7.5V:
t
C
C
RAMP
T
T
FB
R
R
) to deviate from its 2.5V (nominal)
T
T
1
t
DEADTIME
In
0 51
.
V
V
REF
REF
125
375
.
.
(Continued)
(2)
(3)
T
The deadtime of the oscillator may be determined using:
The deadtime is so small (t
operating frequency can typically be approximated by:
EXAMPLE:
For the application circuit shown in the data sheet, with
the oscillator running at:
Solving for R
components values, C
The deadtime of the oscillator adds to the Maximum PWM
Duty Cycle (it is an input to the Duty Cycle Limiter). With
zero oscillator deadtime, the Maximum PWM Duty Cycle
is typically 45%. In many applications, care should be
taken that C
Maximum Duty Cycle beyond 50%. This can be
accomplished by using a stable 470pF capacitor for C
PWM SECTION
Pulse Width Modulator
The PWM section of the ML4824 is straightforward, but
there are several points which should be noted. Foremost
among these is its inherent synchronization to the PFC
section of the device, from which it also derives its basic
timing (at the PFC frequency in the ML4824-1, and at
twice the PFC frequency in the ML4824-2). The PWM is
capable of current-mode or voltage mode operation. In
current-mode applications, the PWM ramp (RAMP 2) is
usually derived directly from a current sensing resistor or
current transformer in the primary of the output stage, and
is thereby representative of the current flowing in the
converter’s output stage. DC I
by-cycle current limiting, is typically connected to RAMP
2 in such applications. For voltage-mode operation or
certain specialized applications, RAMP 2 can be
connected to a separate RC timing network to generate a
voltage ramp against which V
these conditions, the use of voltage feedforward from the
PFC buss can assist in line regulation accuracy and
response. As in current mode operation, the DC I
input is used for output stage overcurrent protection.
t
f
f
t
OSC
OSC
RAMP
DEADTIME
100
t
T
C
RAMP
T
not be made so large as to extend the
1
T
x C
kHz
51
25
.
R
T
.
mA
T
V
yields 2 x 10
t
T
RAMP
0 51 1 10
= 470pF, and R
.
1
C
T
RAMP
LIMIT
DC
490
will be compared. Under
-4
>> t
, which provides cycle-
. Selecting standard
5
C
DEADTIME
T
T
= 41.2k .
ML4824
) that the
LIMIT
T
.
(4)
(5)
9

Related parts for ml4824cs-2