dm74s163 Fairchild Semiconductor, dm74s163 Datasheet

no-image

dm74s163

Manufacturer Part Number
dm74s163
Description
Synchronous 4-bit Binary Counters
Manufacturer
Fairchild Semiconductor
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
dm74s163N
Manufacturer:
NS/国半
Quantity:
20 000
Company:
Part Number:
dm74s163N
Quantity:
1 100
© 2000 Fairchild Semiconductor Corporation
DM74S161N
DM74S163N
DM74S161 • DM74S163
Synchronous 4-Bit Binary Counters
General Description
These synchronous, presettable counters feature an inter-
nal carry look-ahead for application in high-speed counting
designs. They are 4-bit binary counters. The carry output is
decoded by means of a NOR gate, thus preventing spikes
during the normal counting mode of operation. Synchro-
nous operation is provided by having all flip-flops clocked
simultaneously so that the outputs change coincident with
each other when so instructed by the count enable inputs
and internal gating. This mode of operation eliminates the
output counting spikes which are normally associated with
asynchronous (ripple clock) counters. A buffered clock
input triggers the four flip-flops on the rising (positive-
going) edge of the clock input waveform.
These counters are fully programmable; that is, the outputs
may be preset to either level. As presetting is synchronous,
setting up a LOW level at the load input disables the
counter and causes the outputs to agree with the setup
data after the next clock pulse regardless of the levels of
the enable input.
Ordering Code:
Connection Diagram
Order Number
Package Number
N16E
N16E
16-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300 Wide
16-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300 Wide
DS006471
The carry look-ahead circuitry provides for cascading
counters for n-bit synchronous applications without addi-
tional gating. Instrumental in accomplishing this function
are two count-enable inputs and a ripple carry output. Both
count-enable inputs (P and T) must be HIGH to count, and
input T is fed forward to enable the ripple carry output. The
ripple carry output thus enabled will produce a HIGH-level
output pulse with a duration approximately equal to the
HIGH-level portion of the Q
flow ripple carry pulse can be used to enable successive
cascaded stages.
Features
Synchronously programmable
Internal look-ahead for fast counting
Carry output for n-bit cascading
Synchronous counting
Load control line
Diode-clamped inputs
Package Description
A
output. This HIGH-level over-
August 1986
Revised April 2000
www.fairchildsemi.com

Related parts for dm74s163

dm74s163 Summary of contents

Page 1

... DM74S161 • DM74S163 Synchronous 4-Bit Binary Counters General Description These synchronous, presettable counters feature an inter- nal carry look-ahead for application in high-speed counting designs. They are 4-bit binary counters. The carry output is decoded by means of a NOR gate, thus preventing spikes during the normal counting mode of operation. Synchro- ...

Page 2

... Logic Diagram www.fairchildsemi.com DM74S161 • DM74S163 2 ...

Page 3

Timing Diagram Sequence: 1. Clear outputs to zero 2. Preset to binary twelve 3. Count to thirteen, fourteen, fifteen, zero, one and two 4. Inhibit 3 www.fairchildsemi.com ...

Page 4

Parameter Measurement Information Note A:The input pulses are supplied by generators having the following characteristics: PRR 1 MHz, duty cycle 50 For DM74S161/163, t OUT Note B: Outputs Q and carry are tested for ...

Page 5

... Note 4: Applies only to the DM74S163 which has synchronous clear inputs. Note 5: Applies only to the DM74S161 which has asynchronous clear inputs. (Note 1) Note 1: The “Absolute Maximum Ratings” are those values beyond which 7V the safety of the device cannot be guaranteed. The device should not be operated at these limits ...

Page 6

... PHL HIGH-to-LOW Level Output t Propagation Delay Time PHL HIGH-to-LOW Level Output (Note 8) Note 8: Propagation delay for clearing is measured from clear input for the DM74S161 and from the clock input transition for the DM74S163. www.fairchildsemi.com Conditions Min Min ...

Page 7

Physical Dimensions inches (millimeters) unless otherwise noted 16-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300 Wide Fairchild does not assume any responsibility for use of any circuitry described, no circuit patent licenses are implied and Fairchild reserves the right at ...

Related keywords