lan9311 Standard Microsystems Corp., lan9311 Datasheet - Page 228

no-image

lan9311

Manufacturer Part Number
lan9311
Description
Lan9311/lan9311i Two Port 10/100 Managed Ethernet Switch With 16-bit Non-pci Cpu Interface
Manufacturer
Standard Microsystems Corp.
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
lan9311-NU
Manufacturer:
CINCERA
Quantity:
3 023
Part Number:
lan9311-NU
Manufacturer:
Microchip Technology
Quantity:
10 000
Part Number:
lan9311-NU
Manufacturer:
SMSC
Quantity:
20 000
Part Number:
lan9311-NZW
Manufacturer:
Standard
Quantity:
2
Part Number:
lan9311-NZW
Manufacturer:
Microchip Technology
Quantity:
10 000
Part Number:
lan9311I-NZW
Manufacturer:
Standard
Quantity:
836
Part Number:
lan9311I-NZW
Manufacturer:
Microchip Technology
Quantity:
10 000
Revision 1.2 (04-08-08)
BITS
3
2
1
0
1588 Port 0(Host MAC) TX Interrupt (1588_MII_TX_INT)
This interrupt indicates that a packet from the Host MAC to the switch fabric
matches the configured PTP packet and the 1588 clock was captured.
Note:
1588 GPIO9 Interrupt (1588_GPIO9_INT)
This interrupt indicates that an event on GPIO9 occurred and the 1588 clock
was captured. These interrupts are configured through the
I/O Configuration Register (GPIO_CFG)
Note:
1588 GPIO8 Interrupt (1588_GPIO8_INT)
This interrupt indicates that an event on GPIO8 occurred and the 1588 clock
was captured. These interrupts are configured through the
I/O Configuration Register (GPIO_CFG)
Note:
1588 Timer Interrupt (1588_TIMER_INT)
This interrupt indicates that the 1588 clock equaled or passed the Clock
Target value in the
(1588_CLOCK_TARGET_HI)
(1588_CLOCK_TARGET_LO).
Note:
For Port 0, receive is defined as data from the switch fabric, while
transmit is to the switch fabric.
As 1588 capture inputs, GPIO inputs are edge sensitive and must
be active for greater than 40 nS to be recognized as interrupt
inputs.
As 1588 capture inputs, GPIO inputs are edge sensitive and must
be active for greater than 40 nS to be recognized as interrupt
inputs.
This bit is also cleared by an active edge on GPIO[9:8] if enabled.
For the clear function, GPIO inputs are edge sensitive and must be
active for greater than 40 nS to be recognized as a clear input.
Refer to
additional information.
Section 13.2, "GPIO Operation," on page 163
1588 Clock Target High-DWORD Register
and
DESCRIPTION
1588 Clock Target Low-DWORD Register
DATASHEET
register.
register.
228
Two Port 10/100 Managed Ethernet Switch with 16-Bit Non-PCI CPU Interface
General Purpose
General Purpose
for
R/WC
R/WC
R/WC
R/WC
TYPE
SMSC LAN9311/LAN9311i
DEFAULT
Datasheet
0b
0b
0b
0b

Related parts for lan9311