mpc8379e Freescale Semiconductor, Inc, mpc8379e Datasheet - Page 54

no-image

mpc8379e

Manufacturer Part Number
mpc8379e
Description
Powerquicc Ii Pro Processor Hardware Specifications
Manufacturer
Freescale Semiconductor, Inc
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
mpc8379eCVRAGD
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
mpc8379eCVRAJF
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
mpc8379eCVRALG
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
mpc8379eCVRANG
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
mpc8379eVRAGD
Manufacturer:
Freescale Semiconductor
Quantity:
135
Part Number:
mpc8379eVRAGD
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
mpc8379eVRAJF
Manufacturer:
Freescale Semiconductor
Quantity:
135
Part Number:
mpc8379eVRALG
Manufacturer:
Freescale Semiconductor
Quantity:
135
Company:
Part Number:
mpc8379eVRALG
Quantity:
6
Part Number:
mpc8379eVRANG
Manufacturer:
Freescale Semiconductor
Quantity:
135
JTAG
Figure 32
Figure 33
Figure 34
54
JTAG external clock to output high impedance:
Notes:
1
2
3
4
5
Time-of-flight delays must be added for trace lengths, vias, and connectors in the system.
for inputs and t
the clock reference symbol representation is based on three letters representing the clock of a particular functional. For rise
and fall times, the latter convention is used with the appropriate letter: R (rise) or F (fall).
All outputs are measured from the midpoint voltage of the falling/rising edge of t
The output timings are measured at the pins. All output timings assume a purely resistive 50 Ω load (see
The symbols used for timing specifications herein follow the pattern of t
device timing (JT) with respect to the time data input signals (D) reaching the valid state (V) relative to the t
reference (K) going to the high (H) state or setup time. Also, t
data input signals (D) went invalid (X) relative to the t
TRST is an asynchronous level sensitive signal. The setup time is for test purposes only.
Non-JTAG signal input timing with respect to t
Non-JTAG signal output timing with respect to t
provides the AC test load for TDO and the boundary-scan outputs of the device.
provides the JTAG clock input timing diagram.
provides the TRST timing diagram.
Table 45. JTAG AC Timing Specifications (Independent of CLKIN)
External Clock
(first two letters of functional block)(reference)(state)(signal)(state)
TRST
Parameter
MPC8379E PowerQUICC II Pro Processor Hardware Specifications, Rev. 3
JTAG
Output
Figure 32. AC Test Load for the JTAG Interface
Figure 33. JTAG Clock Input Timing Diagram
Boundary-scan data
VM
t
JTKHKL
Figure 34. TRST Timing Diagram
VM
Z
VM = Midpoint Voltage (OVDD/2)
VM = Midpoint Voltage (OVDD/2)
0
TCLK
t
= 50 Ω
JTG
TCLK
TDO
.
VM
JTG
.
t
TRST
clock reference (K) going to the high (H) state. Note that, in general,
Symbol
t
t
JTKLOZ
JTKLDZ
JTDXKH
VM
2
for outputs. For example, t
symbolizes JTAG timing (JT) with respect to the time
(first two letters of functional block)(signal)(state) (reference)(state)
R
VM
L
= 50 Ω
Min
TCLK
t
2
2
JTGR
to the midpoint of the signal in question.
OVDD/2
Max
1
19
t
9
JTGF
(continued)
JTDVKH
Freescale Semiconductor
symbolizes JTAG
Unit
ns
Figure
JTG
clock
17).
Notes
5

Related parts for mpc8379e