SDA9380 Micronas Intermetall GmbH, SDA9380 Datasheet - Page 3

no-image

SDA9380

Manufacturer Part Number
SDA9380
Description
Enhanced Deflection Controller And RGB Video Processor (EDDC)
Manufacturer
Micronas Intermetall GmbH
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
SDA9380
Manufacturer:
ST
0
Part Number:
SDA9380
Manufacturer:
MICRONAS
Quantity:
20 000
Part Number:
SDA9380GEG
Manufacturer:
SMK
Quantity:
382
Part Number:
SDA9380GEG
Quantity:
4 250
SDA 9380 - B21
Micronas
DS
1
24.03.99
29.03.99
29.03.99
30.03.99
07.04.99
12.04.99
13.04.99
19.04.99
19.04.99
19.04.99
20.04.99
20.04.99 17, 28, 29,
20.04.99
28.04.99
28.04.99
29.04.99
29.04.99 3,4,5,27,46 New output pin PROTON added
29.04.99 3,4,6,30,46 New output pin VBLO added
11.05.99
21.05.99
31.05.99
08.06.99
10.06.99
24.06.99
24.06.99
24.06.99
24.06.99 6,12,38,39,
24.06.99
24.06.99
24.06.99
24.06.99
24.06.99
24.06.99
28.06.99
29.06.99
30.06.99
Date
42, 46, 47,
22, 25, 15 IIC bus: ABLTCS1, 0 deleted, MODE default field frequent, Tdown
24, 40, 41 Differential input for RGB/YUV 1 removed
12, 54, 55 Reset modes of IIC-Registers changed, POR delay changed to 32768
48, 54, 55
40, 51, 52 External capacitances of the quartz oscillator changed to 15pF
45, 46
17, 42
24, 50
51, 52
15, 43
40, 41
46, 47
12, 58
Page
1, 2
46
22
25
26
38
12
48
19
53
39
49
39
30
43
50
54
29
9
5
8
DAC output D/A: DNL changed from +-0.5 LSB to +-1 LSB
IIC bus: ABLTCS1, 0 added
IIC bus: GAIN2 added, MODE changed
IIC bus: Peak drive limit, bit 3 added (hidden bit for Black stretch)
Input BSOIN: hysteresis added
independent of MODE, default value for IIC reg. 27h set to -64
18.75kHz only possible with internal clock generation
I²C bus specification completed
Hysteresis of H35K, H38K adjusted
PWMC data corrected in case of PWM output is used as switch output
Power-on reset thresholds added
default range of input IBEAM changed
I²C bit RDCI added for switching of DCI input range
Delay from SVM to RGB outputs reduced
Min. Bandwidth of RGB outputs specified
Pins for reference voltages VREFP, VREFL deleted
Application information added
Nominal saturation changed to -11
Delay of BG-pulse to HSYNC in internal clock mode changed
V-blanking component of SCP corresponds with internal blanking VBL
RGB 1 input changed to RGB/YUV1, COR feature added
Test pins changed
VREFP and VREFL removed, VREFH and VREFC changed
YUV and RGB inputs bias voltages added
Nominal value of saturation changed
DAC outputs (E/W, D/A, VD+, VD-) changed
SVM output: black level added
POR levels changed
Text RGB processing, diagrams black stretch and soft clipping added
Second paragraph changed (protection circuit)
Equations of Vertical EHT compensation changed
Changes compared to previous issue
ii
Preliminary Data sheet
2001-05-03

Related parts for SDA9380