PEF 20532 F V1.3 Infineon Technologies, PEF 20532 F V1.3 Datasheet - Page 206

no-image

PEF 20532 F V1.3

Manufacturer Part Number
PEF 20532 F V1.3
Description
IC COMM CTRLR 2CH SER TQFP-100
Manufacturer
Infineon Technologies
Datasheet

Specifications of PEF 20532 F V1.3

Function
Serial Optimized Communications Controller
Interface
ASYNC, BISYNC, HDLC, PPP
Number Of Circuits
2
Voltage - Supply
3 V ~ 3.6 V
Current - Supply
50mA
Power (watts)
150mW
Operating Temperature
-40°C ~ 85°C
Mounting Type
Surface Mount
Package / Case
100-LFQFP
Includes
Automatic Flag Detection and Transmission, Baud Rate Generator, On-Chip Clock Generation, Receive Line Status Detection
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Other names
PEF20532FV1.3X
PEF20532FV13XP
SP000007511
Data Sheet
Register 67
CPU Accessibility:
Reset Value:
Offset Address:
typical usage:
Register 68
CPU Accessibility:
Reset Value:
Offset Address:
typical usage:
Bit
Bit
H
A
B
H
A
B
7
7
0
0
0
0
AMRAL1
Mask Receive Address 1 Low Register
AMRAH1
Mask Receive Address 1 High Register
6
6
0
0
0
0
read/write
00
Channel A
44
written by CPU;
read and evaluated by SEROCCO-M
read/write
00
Channel A
45
written by CPU;
read and evaluated by SEROCCO-M
H
H
H
H
5
5
0
0
0
0
Receive Mask Address 1 (high)
Receive Mask Address 1 (low)
Channel B
94
Channel B
95
H
H
5-206
4
4
0
0
0
0
AMRAH1
AMRAL1
3
3
0
0
0
0
Register Description (AMRAL1)
2
2
0
0
0
0
1
1
0
0
0
0
PEB 20532
PEF 20532
2000-09-14
0
0
0
0
0
0

Related parts for PEF 20532 F V1.3