LPC2214FBD144 NXP Semiconductors, LPC2214FBD144 Datasheet - Page 21

LPC2214FBD144

Manufacturer Part Number
LPC2214FBD144
Description
Manufacturer
NXP Semiconductors
Datasheet

Specifications of LPC2214FBD144

Cpu Family
LPC2000
Device Core
ARM7TDMI-S
Device Core Size
16/32Bit
Frequency (max)
60MHz
Interface Type
I2C/SPI
Program Memory Type
Flash
Program Memory Size
256KB
Total Internal Ram Size
16KB
# I/os (max)
112
Number Of Timers - General Purpose
2
Operating Supply Voltage (typ)
1.8/3.3V
Operating Supply Voltage (max)
1.95/3.6V
Operating Supply Voltage (min)
1.65/2.5/3V
On-chip Adc
8-chx10-bit
Instruction Set Architecture
RISC
Operating Temp Range
-40C to 85C
Operating Temperature Classification
Industrial
Mounting
Surface Mount
Pin Count
144
Package Type
LQFP
Lead Free Status / Rohs Status
Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
LPC2214FBD144
Manufacturer:
NXP/PBF
Quantity:
5
Part Number:
LPC2214FBD144
Manufacturer:
NXP
Quantity:
20 000
Part Number:
LPC2214FBD144
0
Part Number:
LPC2214FBD144,551
Manufacturer:
NXP Semiconductors
Quantity:
10 000
Part Number:
LPC2214FBD144/01
Manufacturer:
LT
Quantity:
3 400
Part Number:
LPC2214FBD144/01
Manufacturer:
NXP
Quantity:
5 000
Part Number:
LPC2214FBD144/01
Manufacturer:
NXP/恩智浦
Quantity:
20 000
Part Number:
LPC2214FBD144/01
0
Company:
Part Number:
LPC2214FBD144/01
Quantity:
5 000
Part Number:
LPC2214FBD144/01,5
Manufacturer:
Intersil
Quantity:
637
Part Number:
LPC2214FBD144/01,5
Manufacturer:
NXP Semiconductors
Quantity:
10 000
Part Number:
LPC2214FBD144/01,5
Manufacturer:
NXP/恩智浦
Quantity:
20 000
Part Number:
LPC2214FBD144/01,551
Quantity:
9 999
Part Number:
LPC2214FBD144/015
Manufacturer:
NXP Semiconductors
Quantity:
135
NXP Semiconductors
LPC2212_2214_4
Product data sheet
6.17.1 Features
6.17 Pulse width modulator
The PWM is based on the standard Timer block and inherits all of its features, although
only the PWM function is pinned out on the LPC2212/2214. The Timer is designed to
count cycles of the peripheral clock (PCLK) and optionally generate interrupts or perform
other actions when specified timer values occur, based on seven match registers. The
PWM function is also based on match register events.
The ability to separately control rising and falling edge locations allows the PWM to be
used for more applications. For instance, multi-phase motor control typically requires three
non-overlapping PWM outputs with individual control of all three pulse widths and
positions.
Two match registers can be used to provide a single edge controlled PWM output. One
match register (MR0) controls the PWM cycle rate, by resetting the count upon match.
The other match register controls the PWM edge position. Additional single edge
controlled PWM outputs require only one match register each, since the repetition rate is
the same for all PWM outputs. Multiple single edge controlled PWM outputs will all have a
rising edge at the beginning of each PWM cycle, when an MR0 match occurs.
Three match registers can be used to provide a PWM output with both edges controlled.
Again, the MR0 match register controls the PWM cycle rate. The other match registers
control the two PWM edge positions. Additional double edge controlled PWM outputs
require only two match registers each, since the repetition rate is the same for all PWM
outputs.
With double edge controlled PWM outputs, specific match registers control the rising and
falling edge of the output. This allows both positive going PWM pulses (when the rising
edge occurs prior to the falling edge), and negative going PWM pulses (when the falling
edge occurs prior to the rising edge).
Provides Seconds, Minutes, Hours, Day of Month, Month, Year, Day of Week, and Day
of Year.
Programmable reference clock divider allows adjustment of the RTC to match various
crystal frequencies.
Seven match registers allow up to six single edge controlled or three double edge
controlled PWM outputs, or a mix of both types.
The match registers also allow:
– Continuous operation with optional interrupt generation on match.
– Stop timer on match with optional interrupt generation.
– Reset timer on match with optional interrupt generation.
Supports single edge controlled and/or double edge controlled PWM outputs. Single
edge controlled PWM outputs all go HIGH at the beginning of each cycle unless the
output is a constant LOW. Double edge controlled PWM outputs can have either edge
occur at any position within a cycle. This allows for both positive going and negative
going pulses.
Rev. 04 — 3 January 2008
16/32-bit ARM microcontrollers
LPC2212/2214
© NXP B.V. 2008. All rights reserved.
21 of 45

Related parts for LPC2214FBD144