IDT82V3002APV IDT, Integrated Device Technology Inc, IDT82V3002APV Datasheet - Page 7

no-image

IDT82V3002APV

Manufacturer Part Number
IDT82V3002APV
Description
Manufacturer
IDT, Integrated Device Technology Inc
Datasheet

Specifications of IDT82V3002APV

Function
Wan PLL
Operating Temperature (max)
85C
Operating Temperature (min)
-40C
Package Type
SSOP
Pin Count
56
Mounting
Surface Mount
Lead Free Status / Rohs Status
Not Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
IDT82V3002APV
Manufacturer:
IDT
Quantity:
20 000
Part Number:
IDT82V3002APVG
Manufacturer:
IDT
Quantity:
22
Part Number:
IDT82V3002APVG
Manufacturer:
IDT
Quantity:
20 000
2
Table - 1 Pin Description
PIN DESCRIPTION
IDT82V3002A
MODE_sel1
MODE_sel0
FLOCK
TIE_en
F_sel1
F_sel0
IN_sel
OSCo
LOCK
TCLR
Name
V
V
OSCi
Fref0
Fref1
RST
V
DDA
DDD
SS
PIN DESCRIPTION
(CMOS) O
(CMOS) O
(CMOS) I
Power
Power
Power
Type
I
I
I
I
I
I
I
I
I
I
I
12, 18, 27,
13, 19, 26
Number
38, 47
37, 48
Pin
49
50
10
56
45
44
11
5
6
9
2
1
4
3
Ground.
0 V. All V
3.3 V Analog Power Supply.
Refer to
3.3 V Digital Power Supply.
Refer to
Oscillator Master Clock.
This pin is left unconnected.
Oscillator Master Clock.
This pin is connected to a clock source.
Reference Input 0.
This is one of the input reference sources (falling edge) used for synchronization. One of three possible frequencies (8
kHz, 1.544 MHz, or 2.048 MHz) may be used. The selection of the input reference is determined by IN_sel control input.
See
Reference Input 1.
See above. This pin is internally pulled up to V
Reference Switch Input Control.
A logic low selects Reference Input 0 (Fref0) and a logic high selects Reference Input 1 (Fref1). The logic level at this
input is gated in by the rising edge of F8o. This pin is internally pulled down to V
Input Frequency Select 1.
This input, in conjunction with F_sel0, determines which of three possible frequencies (8 kHz, 1.544 MHz, or 2.048 MHz )
may be input to the Reference Input 0 and Reference Input 1. See
Input Frequency Select 0.
See above.
Mode/Control Select 1.
This input, in conjunction with MODE_sel0, determines the operation mode of the IDT82V3002A (Normal, Holdover or
Freerun). The logic level at this input is gated in by the rising edge of F8o. This pin is internally pulled down to V
Table -
Mode/Control Select 0.
See above. The logic level at this input is gated in by the rising edge of F8o. This pin is internally pulled down to V
Reset Input.
A logic low at this pin resets the IDT82V3002A. To ensure proper operation, the device must be reset after the frequency
of the input reference is changed and power-up. The RST pin should be held low for a minimum of 300 ns. While the RST
pin is low, all framing and clock outputs are at logic high.
TIE Circuit Reset.
Logic low at this input resets the TIE (Time Interval Error) control block, resulting in a realignment of output phase with
input phase. The TCLR pin should be held low for a minimum of 300 ns. This pin is internally pulled up to V
TIE Enable.
A logic high at this pin enables the TIE control block while a logic low at this pin disables the TIE control block. The logic
level at this input is gated in by the rising edge of F8o. This pin is internally pulled down to V
Fast Lock Mode.
Set high to allow the DPLL to quickly lock to the input reference (less than 500 ms locking time).
Lock Indicator.
This output goes high when the DPLL is frequency locked to the input reference.
Table -
2.
Chapter 3.11 Power Supply Filtering
Chapter 3.11 Power Supply Filtering
SS
pins should be connected to the ground.
4. This pin is internally pulled up to V
7
Techniques.
Techniques.
DDD
DDD
.
.
Description
WAN PLL WITH DUAL REFERENCE INPUT
Table -
3.
SS
.
ss
.
October 15, 2008
DDD
.
SS
SS
. See
.

Related parts for IDT82V3002APV