LAXP2-17E-5QN208E Lattice, LAXP2-17E-5QN208E Datasheet - Page 29

no-image

LAXP2-17E-5QN208E

Manufacturer Part Number
LAXP2-17E-5QN208E
Description
IC FPGA AUTO 17K LUTS 208-PQFP
Manufacturer
Lattice
Datasheet

Specifications of LAXP2-17E-5QN208E

Lead Free Status / Rohs Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
LAXP2-17E-5QN208E
Manufacturer:
Lattice Semiconductor Corporation
Quantity:
10 000
Lattice Semiconductor
Figure 2-25. PIC Diagram
Two adjacent PIOs can be joined to provide a differential I/O pair (labeled as “T” and “C”) as shown in Figure 2-25.
The PAD Labels “T” and “C” distinguish the two PIOs. Approximately 50% of the PIO pairs on the left and right
edges of the device can be configured as true LVDS outputs. All I/O pairs can operate as inputs.
DDRCLKPOL
1. Signals are available on left/right/bottom edges only.
2. Selected blocks.
DQSXFER
ONEG2
QNEG0
QNEG1
OPOS2
QPOS0
QPOS1
OPOS1
ONEG1
OPOS0
ONEG0
ECLK1
ECLK2
IPOS0
IPOS1
GSRN
INCK
INDD
INFF
DQS
CLK
LSR
DEL
CE
TD
1
1
1
1
1
1
2
1
1
Control
Muxes
CLK1
CLK0
CEO
GSR
LSR
CEI
2-26
PIOA
Register
Register
Register
Tristate
Output
Block
Block
Block
Input
PIOB
IOLD0
IOLT0
DI
LA-LatticeXP2 Family Data Sheet
Buffer
sysIO
PADB
PADA
“C”
“T”
Architecture

Related parts for LAXP2-17E-5QN208E