CY7C9689A-AXC Cypress Semiconductor Corp, CY7C9689A-AXC Datasheet - Page 4

IC TXRX HOTLINK 100LQFP

CY7C9689A-AXC

Manufacturer Part Number
CY7C9689A-AXC
Description
IC TXRX HOTLINK 100LQFP
Manufacturer
Cypress Semiconductor Corp
Series
CY7Cr
Type
Transceiverr
Datasheet

Specifications of CY7C9689A-AXC

Package / Case
100-LQFP
Voltage - Supply
4.5 V ~ 5.5 V
Mounting Type
Surface Mount
Product
PHY
Interface Type
Parallel
Supply Voltage (max)
6.5 V
Supply Voltage (min)
2 V
Supply Current
250 mA
Maximum Operating Temperature
+ 70 C
Minimum Operating Temperature
0 C
Mounting Style
SMD/SMT
Number Of Channels
2
Ic Interface Type
Parallel, Serial
Supply Voltage Range
4.5V To 5.5V
Operating Temperature Range
0°C To +70°C
Digital Ic Case Style
TQFP
No. Of Pins
100
Msl
MSL 3 - 168 Hours
No. Of Receivers
2
Rohs Compliant
Yes
Frequency Max
50MHz
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Number Of Drivers/receivers
-
Protocol
-
Lead Free Status / Rohs Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
CY7C9689A-AXC
Manufacturer:
ALTERA
Quantity:
112
Part Number:
CY7C9689A-AXC
Manufacturer:
CY
Quantity:
86
Part Number:
CY7C9689A-AXC
Manufacturer:
CYPRESS
Quantity:
273
Part Number:
CY7C9689A-AXC
Manufacturer:
Cypress Semiconductor Corp
Quantity:
10 000
Part Number:
CY7C9689A-AXC
Manufacturer:
CYPRESS/赛普拉斯
Quantity:
20 000
Document #: 38-02020 Rev. *E
(
Pin Descriptions
68
44, 42,
40, 36,
34, 32,
30, 22
54, 46 TXDATA[9:8]/
58, 56 TXCMD[1:0]
20
Transmit Path Signals
Pin
TXCLK
TXDATA[7:0]
TXCMD[2:3]
TXSC/D
Name
TTL clock input
Internal Pull-up
TTL input, sampled on
TXCLK↑ or REFCLK↑
Internal Pull-up
TTL input, sampled on
TXCLK↑ or REFCLK↑
Internal Pull-up
TTL input, sampled on
TXCLK↑ or REFCLK↑
Internal Pull-up
TTL input, sampled on
TXCLK↑ or REFCLK↑
Internal Pull-up
I/O Characteristics
Transmit FIFO Clock.
Used to sample all Transmit FIFO and related interface signals.
Parallel Transmit DATA Input.
When selected (CE = LOW and TXEN = asserted), information on these inputs
is processed as DATA when TXSC/D is LOW and ignored otherwise. When the
encoder is bypassed (ENCBYP is LOW), TXDATA[7:0] functions as the least
significant eight bits of the 10- or 12-bit pre-encoded transmit character.
When the Transmit FIFO is enabled (FIFOBYP is HIGH), these inputs are
sampled on the rising edge of TXCLK. When the Transmit FIFO is bypassed
(FIFOBYP is LOW) these inputs are captured on the rising edge of REFCLK.
Parallel Transmit DATA or COMMAND Input.
When selected, BYTE8/10 is HIGH, and the encoder is enabled (ENCBYP is
HIGH), information on these inputs are processed as TXCMD[2:3] if TXSC/D is
HIGH and ignored otherwise.
When selected, BYTE8/10 is LOW, and the encoder is enabled (ENCBYP is
HIGH), information on these inputs are processed as TXDATA[9:8] if TXSC/D
is LOW and ignored otherwise.
When the encoder is bypassed (ENCBYP is LOW), TXDATA[9:8] functions as
the 9th and 10th bits of the 10- or 12-bit pre-encoded transmit character.
When the Transmit FIFO is enabled (FIFOBYP is HIGH), these inputs are
sampled on the rising edge of TXCLK. When the Transmit FIFO is bypassed
(FIFOBYP is LOW), these inputs are captured on the rising edge of REFCLK.
Parallel Transmit COMMAND Input.
When selected and the encoder is enabled (ENCBYP is HIGH), information on
these inputs is processed as a COMMAND when TXSC/D is HIGH and ignored
otherwise.
When BYTE8/10 is HIGH and the encoder is bypassed (ENCBYP is LOW), the
TXCMD[1:0] inputs are ignored.
When BYTE8/10 is LOW and when the encoder is bypassed (ENCBYP is
LOW), the TXCMD[1:0] inputs function as the 11th and 12th (MSB) bits of the
12-bit pre-encoded transmit character.
When the Transmit FIFO is enabled (FIFOBYP is HIGH), these inputs are
sampled on the rising edge of TXCLK. When the Transmit FIFO is bypassed
(FIFOBYP is LOW), these inputs are sampled on the rising edge of REFCLK.
COMMAND or DATA input selector.
When selected, BYTE8/10 is HIGH, and the encoder is enabled (ENCBYP is
HIGH), this input selects if the DATA or COMMAND inputs are processed. If
TXSC/D is HIGH, the value on TXCMD[3:0] is captured as one of sixteen
possible COMMANDs, and the data on the TXDATA[7:0] bits are ignored. If
TXSC/D is LOW, the information on TXDATA[7:0] is captured as one of 256
possible 8-bit DATA values, and the information on the TXCMD[3:0] bus is
ignored.
When BYTE8/10 is LOW and the encoder is enabled (ENCBYP is HIGH) this
input selects if the DATA or COMMAND inputs are processed. If TXSC/D is
HIGH, the information on TXCMD[1:0] is captured as one of four possible
COMMANDs, and the information on the TXDATA[9:0] bits are ignored. If
TXSC/D is LOW, the information on TXDATA[9:0] is captured as one of 1024
possible 10-bit DATA values, and the information on the TXCMD[1:0] bus is
ignored.
When the encoder is bypassed (ENCBYP is LOW) TXSC/D is ignored
Signal Description
CY7C9689A
Page 4 of 51
[+] Feedback

Related parts for CY7C9689A-AXC