E-STE100P STMicroelectronics, E-STE100P Datasheet - Page 15

IC TRANSCEIVER 3.3V 64 TQFP

E-STE100P

Manufacturer Part Number
E-STE100P
Description
IC TRANSCEIVER 3.3V 64 TQFP
Manufacturer
STMicroelectronics
Type
Transceiverr
Datasheet

Specifications of E-STE100P

Number Of Drivers/receivers
1/1
Protocol
MII
Voltage - Supply
3.15 V ~ 3.45 V
Mounting Type
Surface Mount
Package / Case
64-TQFP, 64-VQFP
Number Of Receivers
1
Data Rate
10/100Mbps
Operating Supply Voltage (typ)
3.3V
Package Type
TQFP
Operating Temperature Classification
Industrial
Operating Supply Voltage (max)
3.45V
Operating Supply Voltage (min)
3.15V
Mounting
Surface Mount
Pin Count
64
Operating Temperature (max)
85C
Operating Temperature (min)
-40C
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Other names
497-2143
STE100P

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
E-STE100P
Manufacturer:
ST
Quantity:
310
Part Number:
E-STE100P
Manufacturer:
STMicroelectronics
Quantity:
10 000
Part Number:
E-STE100P
Manufacturer:
ST
0
Table 5. Register Descriptions (continued)
7
The STE100P integrates the IEEE802.3u compliant functions of PCS (Physical Coding Sub-layer), PMA
(Physical Medium Attachment), and PMD(Physical Medium Dependent) for 100Base-TX, and the
IEEE802.3 compliant functions of Manchester encoding/decoding and transceiver for 10Base-T. All the
functions and operation schemes are described in the following sections.
7.1 100Base-TX Transmit Operation
Regarding the 100Base-TX transmission, the device provides the transmission functions of PCS, PMA,
and PMD for encoding of MII data nibbles to five-bit code-groups (4B/5B), scrambling, serialization of
scrambled code-groups, converting the serial NRZ code into NRZI code, converting the NRZI code into
MLT3 code, and then driving the MLT3 code into the category 5 Unshielded Twisted Pair cable through
an isolation transformer with the turns ratio of 1:1.
Bit #
7~3
DEVICE OPERATION
Data code-groups Encoder: In normal MII mode application, the device receives nibble type 4B data via
the TxD0~3 inputs of the MII. These inputs are sampled by the device on the rising edge of Tx-clk and
passed to the 4B/5B encoder to generate the 5B code-group used by 100Base-TX.
Idle code-groups: In order to establish and maintain the clock synchronization, the device needs to keep
transmitting signals to the medium. The device will generate Idle code-groups for transmission when there
is no real data want to be sent by MAC.
Start-of-Stream Delimiter-SSD (/J/K/): In a transmission stream, the first 16 nibbles are MAC preamble.
In order to let partner delineate the boundary of a data transmission sequence and to authenticate carrier
events, the device will replace the first 2 nibbles of the MAC preamble with /J/K/ code-groups.
End-of-Stream Delimiter-ESD (/T/R/): In order to indicate the termination of the normal data transmis-
sions, the device will insert 2 nibbles of /T/R/ code-group after the last nibble of FCS.
Scrambling: All the encoded data(including the idle, SSD, and ESD code-groups) is passed to the data
scrambler to reduce the EMI and spread the power spectrum using a 10-bit scrambler seed loaded at the
beginning.
2
1
0
MFPSE
PAD4:0
Name
---
---
PHY Address [4:0]:
The values of the PAD[4:0] pins are latched to this register at
power-up/reset. The first PHY address bit transmitted or
received is the MSB of the address (bit 4). A station
management entity connected to multiple PHY entities must
know the appropriate address of each PHY. A PHY address of
<00000> that is latched in to the part at power-up/reset will
cause the Isolate bit of the PR0 (bit 10, register address 00h)
to be set.
After power up/reset the only way to enable or disable isolate
mode is to set or clear the Isolate bit (bit 10) PR0. After power
up/reset writing <00000> to bits [4:0] of this register will not
cause the part to enter isolate mode.
reserved
MF Preamble Suppression Enable
1 = Accept management frames with pre-amble suppressed.
0 = Do not accept management frames with preamble
suppressed.
This bit also controls the value of bit 6 in PR1 (MFPS).
reserved
Descriptions
Default Val
[00001]
0
1
0
STE100P
RW Type
Strap,
R/W
R/W
RO
RO
15/31

Related parts for E-STE100P