DP83932CVF-20 National Semiconductor, DP83932CVF-20 Datasheet - Page 26

no-image

DP83932CVF-20

Manufacturer Part Number
DP83932CVF-20
Description
IC CTRLR ORIENT NETWORK 132PQFP
Manufacturer
National Semiconductor
Series
SONIC™r
Datasheet

Specifications of DP83932CVF-20

Controller Type
Ethernet Network Interface Controller
Interface
Bus
Voltage - Supply
5V
Mounting Type
Surface Mount
Package / Case
132-MQFP, 132-PQFP
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Current - Supply
-
Operating Temperature
-
Other names
*DP83932CVF-20
WATCHDOG COUNTERS
SILICON REVISION
TRANSMIT REGISTERS
RECEIVE REGISTERS
ADDRESS GENERATORS
4 0 SONIC Registers
Note 1 These registers can only be read when the SONIC is in reset mode (RST bit in the CR is set) The SONIC gives invalid data when these registers are read in
non-reset mode
Note 2 This register can only be written to when the SONIC is in reset mode This register is normally only loaded by the Load CAM command
Note 3 The Data Configuration registers DCR and DCR2 can only be written to when the SONIC is in reset mode (RST bit in CR is set) Writing to these registers
while not in reset mode does not alter the registers
Note 4 The data written to these registers is inverted before being latched That is if a value of FFFFh is written these registers will contain and read back the
value of 0000h Data is not inverted during a read operation
Note 1 The data that is read from these registers is the inversion of what has been written to them
Note 2 The value that is written to this register is shifted once in 16-bit mode and shifted twice in 32-bit mode
(RA5–RA0)
30
3E
(RA5 –RA0)
08 (Note 1)
0C (Note 2)
RA5–RA0
1C
1D
09
0A
0B
20
2F
0F
10
11
12
19
1A
1B
1F
1E
29
2A
28
Access
R W
TABLE 4-2 Internal Use Registers (Users should not write to these registers)
TABLE 4-3 Internal Use Registers (Users should not access these registers)
Access
R W
R W
R W
R W
R W
R W
R
R W
R W
R W
R W
R W
R W
R W
R W
R W
R W
R W
Access
R W
R W
R
(Continued)
These registers are for factory use only Users must not
address these registers as improper SONIC operation
can occur
Transmit Packet Size
Transmit Fragment Count
Transmit Start Address 0
Transmit Start Address 1
Transmit Fragment Size
Temporary Transmit Descriptor Address
Maximum Deferral Timer
Current Receive Buffer Address 0
Current Receive Buffer Address 1
Remaining Buffer Word Count 0
Remaining Buffer Word Count 1
Temporary Receive Buffer Address 0
Temporary Receive Buffer Address 1
Temporary Buffer Word Count 0
Temporary Buffer Word Count 1
Last Link Field Address
Address Generator 0
Address Generator 1
TABLE 4-1 User Registers (Continued)
Watchdog Timer 0
Watchdog Timer 1
Silicon Revision
Register
Register
Register
26
Symbol
WT0
WT1
SR
Symbol
TPS
TFC
TSA0
TSA1
TFS
TTDA
MDT
CRBA0
CRBA1
RBWC0
RBWC1
TRBA0
TRBA1
TBWC0
TBWC1
LLFA
ADDR0
ADDR1
Symbol
none
Description
4 3 12
4 3 12
4 3 13
(section)
3 5
3 5
3 5
3 5
3 5
3 5 4
4 3 4
3 4 2 3 4 4 2
3 4 2 3 4 4 2
3 4 2 3 4 4 2
3 4 2 3 4 4 2
3 4 6 2
3 4 6 2
3 4 6 2
3 4 6 2
none
none
none
Description
(section)
Description
(section)
none

Related parts for DP83932CVF-20