MC68LC060RC66 Freescale Semiconductor, MC68LC060RC66 Datasheet - Page 167

no-image

MC68LC060RC66

Manufacturer Part Number
MC68LC060RC66
Description
IC MPU 32BIT 66MHZ 206-PGA
Manufacturer
Freescale Semiconductor
Datasheet

Specifications of MC68LC060RC66

Processor Type
M680x0 32-Bit
Speed
66MHz
Voltage
3.3V
Mounting Type
Surface Mount
Package / Case
206-PGA
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Features
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MC68LC060RC66
Manufacturer:
M/A-COM
Quantity:
101
Bus Operation
bus cycle. The MC68060 system designer and programmer should account for these
effects, particularly in time-critical applications.
7.7 PROCESSOR DATA TRANSFERS
The transfer of data between the processor and other devices involves the address bus,
data bus, and control and attribute signals. The address and data buses are normally par-
allel, nonmultiplexed buses, supporting byte, word, long-word, and line (16-byte) bus cycles.
Line transfers are normally performed using an efficient burst transfer, which provides an
initial address and time-multiplexes the data bus to transfer four long words of information
to or from the slave device. Slave devices that do not support bursting can burst-inhibit the
first long word of a line transfer, forcing the bus master to complete the access using three
additional long-word bus cycles. All bus input and output signals are synchronized with
respect to the rising edge of the BCLK signal. The MC68060 moves data on the bus by issu-
ing control signals and using a handshake protocol to ensure correct data movement. The
following paragraphs describe the bus cycles for byte, word, long-word, and line read, write,
and read-modify-write transfers.
In general, the bus cycle protocol supported by the MC68060 processor is similar to that
supported by the MC68040 processor. In addition to the basic MC68060 protocol, there are
special modes that can be selected during reset by selectively setting the IPLx and data bus
D15–D0. For the purpose of simplifying the description of the MC68060 bus, this sub-sec-
tion, 7.7 Processor Data Transfers , describes the behavior of the MC68060 processor
assuming that none of the special modes are selected during reset. For the description of
the MC68060 bus cycle protocol when the special modes are enabled, refer to 7.14 Special
Modes of Operation .
7.7.1 Byte, Word, and Long-Word Read Transfer Cycles
During a read transfer, the processor receives data from a memory or peripheral device.
Since the data read for a byte, word, or long-word access is not placed in either of the inter-
nal caches by definition, the processor ignores the transfer cache inhibit (TCI) signal when
registering the data. The bus controller performs byte, word, and long-word read transfers
for the following cases:
7-12
• Accesses to a disabled cache
• Accesses to a memory page that is specified noncachable
• Accesses that are implicitly noncachable (locked read-modify-write accesses, access-
es to an alternate logical address space via the MOVES instruction, and table searches)
Instruction
Byte Operand
Word Operand
Long-Word Operand
*Where the byte offset (A1 and A0) equals this encoding.
Noncachable and Writethrough Bus Cycles
Table 7-3. Memory Alignment Influence on
Transfer Size
M68060 USER’S MANUAL
$0*
1
1
1
1
Number of Bus Cycles
N/A
$1*
1
2
3
N/A
$2*
1
1
2
N/A
$3*
1
2
3
MOTOROLA

Related parts for MC68LC060RC66