MC68030RC33C Freescale Semiconductor, MC68030RC33C Datasheet - Page 141

no-image

MC68030RC33C

Manufacturer Part Number
MC68030RC33C
Description
IC MPU 32BIT ENHANCED 128-PGA
Manufacturer
Freescale Semiconductor
Datasheet

Specifications of MC68030RC33C

Processor Type
M680x0 32-Bit
Speed
33MHz
Voltage
5V
Mounting Type
Surface Mount
Package / Case
128-PGA
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Features
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MC68030RC33C
Manufacturer:
MOT
Quantity:
100
Part Number:
MC68030RC33C
Manufacturer:
MOT
Quantity:
100
Part Number:
MC68030RC33C
Manufacturer:
MOTOROLA/摩托罗拉
Quantity:
20 000
6
6-4
6.1.1
when the MMU maps multiple logical addresses to the same physical ad-
The instruction cache is organized with a line size of four long words, as
tag address. Burst filling all four long words can be advantageous when the
An external access is defined as "cachable" for either the instruction or data
to-physical address mapping changes, including when the MMU is first en-
ing to the physical page must be first c/eared (invafidated). Otherwise, if on-
chip cache entries are Valid for pages with descriptors in memory marked
cachability status to ensure that the data in the cache remains consistent
with external memory. For example, if CLOUT is negated for read accesses
within a page and the MMU configuration is changed so that CLOUT is sub-
sequently asserted for write accesses within the same page, those write
accesses do not update data in the cache, and stale data may result. Similarly,
dress, all accesses to those logical addresses should have the same cacha-
shown in Figure 6-2. Each of these long words is considered a separate cache
entry as each has a separate valid bit. All four entries in a line have the same
time spent in filling the line is not long relative to the equivalent bus-cycle
time for four nonburst long-word accesses, because of the probability that
the contents of memory adjacent to or close to a referenced operand or
cache when all the following conditions apply:
Because both the data and instruction caches are referenced by logical ad-
dresses, they should be flushed during a task switch or at any time the logical-
abled. In addition, if a page descriptor is currently marked as valid and is
later changed to the invalid type (due to a context switch or a page replace-
ment operation) entries in the on-chip instruction or data cache correspond-
invalid, processor operation is unpredictable.
Data read and write accesses to the same address should also have consistent
bility status.
instruction is also required by subsequent accesses. Dynamic RAMs sup-
porting fast access modes (page, nibble, or static column) are easily em-
ployed to support the MC68030 burst mode.
I n s t r u c t i o n C a c h e
• The cache is enabled with the appropriate bit in the CACR set.
• The CDIS signal is negated.
• The CIIN signal is negated for the access.
• The CLOUT signal is negated for the access.
• The MMU validates the access.
MC68030 USER'S MANUAL
MOTOROLA

Related parts for MC68030RC33C