EP2SGX130GF1508I4 Altera, EP2SGX130GF1508I4 Datasheet - Page 14

IC STRATIX II GX 130K 1508-FBGA

EP2SGX130GF1508I4

Manufacturer Part Number
EP2SGX130GF1508I4
Description
IC STRATIX II GX 130K 1508-FBGA
Manufacturer
Altera
Series
Stratix® II GXr
Datasheet

Specifications of EP2SGX130GF1508I4

Number Of Logic Elements/cells
132540
Number Of Labs/clbs
6627
Total Ram Bits
6747840
Number Of I /o
734
Voltage - Supply
1.15 V ~ 1.25 V
Mounting Type
Surface Mount
Operating Temperature
-40°C ~ 100°C
Package / Case
1508-FBGA
Family Name
Stratix II GX
Number Of Logic Blocks/elements
132540
# I/os (max)
734
Frequency (max)
732.1MHz
Process Technology
SRAM
Operating Supply Voltage (typ)
1.2V
Logic Cells
132540
Ram Bits
6747840
Operating Supply Voltage (min)
1.15V
Operating Supply Voltage (max)
1.25V
Operating Temp Range
-40C to 100C
Operating Temperature Classification
Industrial
Mounting
Surface Mount
Pin Count
1508
Package Type
FC-FBGA
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Number Of Gates
-
Lead Free Status / Rohs Status
Not Compliant
Other names
544-2174

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP2SGX130GF1508I4
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP2SGX130GF1508I4
Manufacturer:
ALTERA
0
Part Number:
EP2SGX130GF1508I4N
Manufacturer:
Sunon
Quantity:
1 000
Part Number:
EP2SGX130GF1508I4N
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP2SGX130GF1508I4N
Manufacturer:
ALTERA
0
Part Number:
EP2SGX130GF1508I4N
Manufacturer:
ALTERA
Quantity:
80
Part Number:
EP2SGX130GF1508I4N
Manufacturer:
ALTERA/阿尔特拉
Quantity:
20 000
Transceivers
Figure 2–4. Transmitter PLL Block
Note to
(1)
2–6
Stratix II GX Device Handbook, Volume 1
Dedicated Local
Dedicated Local
REFCLK 1
REFCLK 0
The global clock line must be driven by an input pin.
Figure
Inter-Transceiver Block
Routing (IQ[4:0])
Inter-Transceiver Block
Routing (IQ[4:0])
To Inter-Transceiver
Block Line
From PLD
From PLD
2–4:
÷
÷
2
/2 2
The transmitter PLLs support data rates up to 6.375 Gbps. The input clock
frequency is limited to 622.08 MHz. An optional pll_locked port is
available to indicate whether the transmitter PLL is locked to the
reference clock. Both transmitter PLLs have a programmable loop
bandwidth parameter that can be set to low, medium, or high. The loop
bandwidth parameter can be statically set in the Quartus II software.
Table 2–2
Table 2–2. Transmitter PLL Specifications
Input reference frequency range
Note (1)
Multiplication factor (W)
lists the adjustable parameters in the transmitter PLL.
Data rate support
INCLK
INCLK
Parameter
Bandwidth
PFD
PFD
÷
up
dn
up
dn
÷
m
m
CP+LF
CP+LF
VCO
VCO
Transmitter PLL 0
Transmitter PLL 1
600 Mbps to 6.375 Gbps
1, 4, 5, 8, 10, 16, 20, 25
50 MHz to 622.08 MHz
÷
÷
Low, medium, or high
L
L
Specifications
Transmitter PLL0 Clock
Transmitter PLL1 Clock
High-Speed
High-Speed
Altera Corporation
Transmitter PLL Clock
High-Speed
October 2007

Related parts for EP2SGX130GF1508I4