EP1S80F1020C6 Altera, EP1S80F1020C6 Datasheet - Page 231

no-image

EP1S80F1020C6

Manufacturer Part Number
EP1S80F1020C6
Description
IC STRATIX FPGA 80K LE 1020-FBGA
Manufacturer
Altera
Series
Stratix®r
Datasheet

Specifications of EP1S80F1020C6

Number Of Logic Elements/cells
79040
Number Of Labs/clbs
7904
Total Ram Bits
7427520
Number Of I /o
773
Voltage - Supply
1.425 V ~ 1.575 V
Mounting Type
Surface Mount
Operating Temperature
0°C ~ 85°C
Package / Case
1020-FBGA
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Number Of Gates
-
Other names
544-1439
EP1S80F1020C6

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP1S80F1020C6
Manufacturer:
ALTERA
Quantity:
528
Part Number:
EP1S80F1020C6
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP1S80F1020C6
Manufacturer:
ALTERA
Quantity:
6 000
Part Number:
EP1S80F1020C6
Manufacturer:
ALTERA
Quantity:
6 000
Part Number:
EP1S80F1020C6
Manufacturer:
ALTERA
0
Part Number:
EP1S80F1020C6
Manufacturer:
ALTERA
Quantity:
180
Part Number:
EP1S80F1020C6
Manufacturer:
ALTERA/阿尔特拉
Quantity:
20 000
Part Number:
EP1S80F1020C6
0
Part Number:
EP1S80F1020C6L
Manufacturer:
ALTERA
0
Part Number:
EP1S80F1020C6N
Manufacturer:
ALTERA/阿尔特拉
Quantity:
20 000
Altera Corporation
January 2006
the FPGA device. The Quartus II software calculates the I/O timing for
each I/O standard with a default baseline loading as specified by the I/O
standard.
Altera measures clock-to-output delays (t
minimum voltage, and maximum temperature (PVT) for the 3.3-V LVTTL
I/O standard with 24 mA (default case) current drive strength setting and
fast slew rate setting. I/O adder delays are measured to calculate the t
change at worst-case PVT across all I/O standards and current drive
strength settings with the default loading shown in
page
across worst-case PVT for all I/O standards and drive strength settings.
These three pieces of data are used to predict the timing at the output pin.
Simulation using IBIS models is required to determine the delays on the
PCB traces in addition to the output pin delay timing reported by the
Quartus II software and the timing model in the device handbook.
1.
2.
3.
4.
5.
The Quartus II software reports maximum timing with the conditions
shown in
Figure 4–7 on page 4–62
by the Quartus II output timing.
t
Output Delay Adder for Loading
Simulate the output driver of choice into the generalized test setup
using values from
Record the time to VMEAS.
Simulate the output driver of choice into the actual PCB trace and
load, using the appropriate IBIS input buffer model or an equivalent
capacitance value to represent the load.
Record the time to VMEAS.
Compare the results of steps 2 and 4. The increase or decrease in
delay should be added to or subtracted from the I/O Standard
Output Adder delays to yield the actual worst-case propagation
delay (clock-to-input) of the PCB trace.
CO
4–62. Timing derating data for additional loading is taken for t
at pin = t
Table 4–101 on page 4–62
OUTCO
Table 4–101 on page
max for 3.3-V 24 mA LVTTL + I/O Adder +
shows the model of the circuit that is represented
using the proceeding equation.
Stratix Device Handbook, Volume 1
CO
DC & Switching Characteristics
) at worst-case process,
4–62.
Table 4–101 on
CO
4–61
CO

Related parts for EP1S80F1020C6