EP1S10F780I6N Altera, EP1S10F780I6N Datasheet - Page 787

IC STRATIX FPGA 10K LE 780-FBGA

EP1S10F780I6N

Manufacturer Part Number
EP1S10F780I6N
Description
IC STRATIX FPGA 10K LE 780-FBGA
Manufacturer
Altera
Series
Stratix®r
Datasheet

Specifications of EP1S10F780I6N

Number Of Logic Elements/cells
10570
Number Of Labs/clbs
1057
Total Ram Bits
920448
Number Of I /o
426
Voltage - Supply
1.425 V ~ 1.575 V
Mounting Type
Surface Mount
Operating Temperature
0°C ~ 85°C
Package / Case
780-FBGA
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Number Of Gates
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP1S10F780I6N
Manufacturer:
ALTERA
Quantity:
3 000
Part Number:
EP1S10F780I6N
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP1S10F780I6N
Manufacturer:
ALTERA
0
Altera Corporation
September 2004
RU_Timer
RU_nCONFIG
RU_Clk
Table 12–3. User Configuration Signals To/From Device Core (Part 1 of 2)
Signal Name
Output from the core to the
remote update block
Output from the core to the
remote update block
Output from the core to the
remote update block
To/From Device Core
Figure 12–6. Remote Configuration Registers & Related Data Path
Table 12–3
to/from the device logic array. The remote configuration logic has one
input signal to the device logic array and six output signals from the
device logic array.
RU_Dout
Status Register
Bit4...Bit10
describes the user configuration signals that are driven
Remote System Configuration with Stratix & Stratix GX Devices
Shift Register
RU_shftnhld
Request from the application to reset the user watchdog
timer with its initial count. A falling edge of this signal
triggers a reset of the user watchdog timer.
When driven low, this signal triggers the device to
reconfigure. If requested by the factory configuration, the
application configuration specified in the remote update
control register is loaded. If requested by the application
configuration, the factory configuration is loaded.
Clocks the remote configuration shift register so that the
contents of the status and control registers can be read
out, and the contents of update register can be loaded.
The shift register latches data on the rising edge of the
RU_Clk
Control Logic
Control Register
Update Register
RU_captnupdt
.
Bit16...Bit0
Bit0...Bit16
Device Core
Logic
Stratix Device Handbook, Volume 2
Description
RU_Din
RU_clk
Watchdog
RU_Timer
to Reconfig Logic
Timer
User
RU_nCONFIG
12–9

Related parts for EP1S10F780I6N