EP1S10F780I6N Altera, EP1S10F780I6N Datasheet - Page 661

IC STRATIX FPGA 10K LE 780-FBGA

EP1S10F780I6N

Manufacturer Part Number
EP1S10F780I6N
Description
IC STRATIX FPGA 10K LE 780-FBGA
Manufacturer
Altera
Series
Stratix®r
Datasheet

Specifications of EP1S10F780I6N

Number Of Logic Elements/cells
10570
Number Of Labs/clbs
1057
Total Ram Bits
920448
Number Of I /o
426
Voltage - Supply
1.425 V ~ 1.575 V
Mounting Type
Surface Mount
Operating Temperature
0°C ~ 85°C
Package / Case
780-FBGA
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Number Of Gates
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP1S10F780I6N
Manufacturer:
ALTERA
Quantity:
3 000
Part Number:
EP1S10F780I6N
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP1S10F780I6N
Manufacturer:
ALTERA
0
Figure 8–13. Stratix & Stratix GX XGMII Input Implementation (One Channel)
Altera Corporation
July 2005
Transmitter
MAC
DATA
CLK
f
MAC_TXCLK
156.25 MHz
312.5 Mbps
TX_D[0]
Stratix and Stratix GX devices contain up to four enhanced PLLs. These
PLLs provide features such as clock switchover, spread-spectrum
clocking, programmable bandwidth, phase and delay control, and PLL
reconfiguration. Since the maximum clock rate is 156.25 MHz, you can
use a fast or enhanced PLL for both the XGMII output and input blocks.
For more information about fast PLLs, see the Stratix Device Family Data
Sheet section of the Stratix Device Handbook, Volume 1 or the Stratix GX
Device Family Data Sheet section of the Stratix GX Device Handbook,
Volume 1.
With this implementation for the XGMII output and input blocks, the
number of XGMII cores per device corresponds to the number of PLLs
each Stratix and Stratix GX device contains.
number of 1.5-V HSTL I/O pins, PLLs, and XGMII cores that are
supported in each Stratix and Stratix GX device. Each core requires 72 1.5-
DDR Input Circuitry
D0,D2,D4,D6
D1,D3,D5,D7
Implementing 10-Gigabit Ethernet Using Stratix & Stratix GX Devices
DFF
DFF
Latch
PLL
÷4
156.25 MHz
Stratix & Stratix GX PCS Input
39.0625 MHz
Register
Register
Shift
Shift
4
4
Stratix Device Handbook, Volume 2
8
Tables 8–6
DFF
8
and
DATA
CLK
Logic Array
Stratix GX
Stratix &
8–7
show the
8–17

Related parts for EP1S10F780I6N