XC5VLX110-1FFG676C Xilinx Inc, XC5VLX110-1FFG676C Datasheet - Page 330

IC FPGA VIRTEX-5 110K 676FBGA

XC5VLX110-1FFG676C

Manufacturer Part Number
XC5VLX110-1FFG676C
Description
IC FPGA VIRTEX-5 110K 676FBGA
Manufacturer
Xilinx Inc
Series
Virtex™-5 LXr

Specifications of XC5VLX110-1FFG676C

Total Ram Bits
4718592
Number Of Logic Elements/cells
110592
Number Of Labs/clbs
8640
Number Of I /o
440
Voltage - Supply
0.95 V ~ 1.05 V
Mounting Type
Surface Mount
Operating Temperature
0°C ~ 85°C
Package / Case
676-BBGA, FCBGA
No. Of Logic Blocks
17280
No. Of Gates
110000
Family Type
Virtex-5 LX
No. Of Speed Grades
1
No. Of I/o's
440
Clock Management
PLL
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
For Use With
HW-V5-ML523-UNI-G - EVALUATION PLATFORM VIRTEX-5
Number Of Gates
-
Lead Free Status / RoHS Status
Lead free / RoHS Compliant, Lead free / RoHS Compliant
Other names
122-1557

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
XC5VLX110-1FFG676C
Manufacturer:
XILINX
Quantity:
87
Part Number:
XC5VLX110-1FFG676C
Manufacturer:
Xilinx Inc
Quantity:
10 000
Part Number:
XC5VLX110-1FFG676C
Manufacturer:
XILINX
0
Part Number:
XC5VLX110-1FFG676C
Manufacturer:
ALTERA
Quantity:
10
Part Number:
XC5VLX110-1FFG676CES
Manufacturer:
Xilinx Inc
Quantity:
10 000
Chapter 7: SelectIO Logic Resources
330
IODELAY Timing
ODELAY_VALUE Attribute
The ODELAY_VALUE attribute specifies tap delays. The possible values are any integer
from 0 to 63. The default value is zero. The value of the tap delay reverts to
ODELAY_VALUE when the tap delay is reset.
HIGH_PERFORMANCE_MODE Attribute
When TRUE, this attribute reduces the output jitter. This reduction results in a slight
increase in power dissipation from the IODELAY element. When set to FALSE the
IODELAY element consumes less power.
SIGNAL_PATTERN Attribute
Clock and data signals have different electrical profiles and therefore accumulate different
amounts of jitter in the IODELAY chain. By setting the SIGNAL_PATTERN attribute, the
user enables timing analyzer to account for jitter appropriately when calculating timing. A
clock signal is periodic in nature and does not have long sequences of consecutive ones or
zeroes, while data is random in nature and can have long and short sequences of ones and
zeroes.
Table 7-11
Table 7-11: IODELAY Switching Characteristics
Figure 7-9
X-Ref Target - Figure 7-9
T
T
T
T
IDELAYRESOLUTION
ICECK
IINCCK
IRSTCK
DATAOUT
/T
/T
/T
RST
INC
CE
shows the IODELAY switching characteristics.
ICKCE
shows an IDELAY timing diagram. It is assumed that IDELAY_VALUE = 0.
ICKINC
ICKRST
C
Symbol
Figure 7-9: IDELAY Timing Diagram
www.xilinx.com
1
Tap 0
IDELAY tap resolution
CE pin Setup/Hold with respect to C
INC pin Setup/Hold with respect to C
RST pin Setup/Hold with respect to C
2
3
Tap 1
Description
Virtex-5 FPGA User Guide
UG190 (v5.3) May 17, 2010
UG190_7_09_100107

Related parts for XC5VLX110-1FFG676C