XC5VLX110-1FFG676C Xilinx Inc, XC5VLX110-1FFG676C Datasheet - Page 192

IC FPGA VIRTEX-5 110K 676FBGA

XC5VLX110-1FFG676C

Manufacturer Part Number
XC5VLX110-1FFG676C
Description
IC FPGA VIRTEX-5 110K 676FBGA
Manufacturer
Xilinx Inc
Series
Virtex™-5 LXr

Specifications of XC5VLX110-1FFG676C

Total Ram Bits
4718592
Number Of Logic Elements/cells
110592
Number Of Labs/clbs
8640
Number Of I /o
440
Voltage - Supply
0.95 V ~ 1.05 V
Mounting Type
Surface Mount
Operating Temperature
0°C ~ 85°C
Package / Case
676-BBGA, FCBGA
No. Of Logic Blocks
17280
No. Of Gates
110000
Family Type
Virtex-5 LX
No. Of Speed Grades
1
No. Of I/o's
440
Clock Management
PLL
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
For Use With
HW-V5-ML523-UNI-G - EVALUATION PLATFORM VIRTEX-5
Number Of Gates
-
Lead Free Status / RoHS Status
Lead free / RoHS Compliant, Lead free / RoHS Compliant
Other names
122-1557

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
XC5VLX110-1FFG676C
Manufacturer:
XILINX
Quantity:
87
Part Number:
XC5VLX110-1FFG676C
Manufacturer:
Xilinx Inc
Quantity:
10 000
Part Number:
XC5VLX110-1FFG676C
Manufacturer:
XILINX
0
Part Number:
XC5VLX110-1FFG676C
Manufacturer:
ALTERA
Quantity:
10
Part Number:
XC5VLX110-1FFG676CES
Manufacturer:
Xilinx Inc
Quantity:
10 000
Chapter 5: Configurable Logic Blocks (CLBs)
192
Figure 5-17
single LUT.
X-Ref Target - Figure 5-17
As mentioned earlier, an additional output (MC31) and a dedicated connection between
shift registers allows connecting the last bit of one shift register to the first bit of the next,
without using the LUT O6 output. Longer shift registers can be built with dynamic access
to any bit in the chain. The shift register chaining and the F7AMUX, F7BMUX, and F8MUX
multiplexers allow up to a 128-bit shift register with addressable access to be implemented
in one SLICEM.
configurations that can occupy one SLICEM.
X-Ref Target - Figure 5-18
SHIFTIN (D)
A[5:0]
CLK
WE
shows two 16-bit shift registers. The example shown can be implemented in a
Figure 5-18
Figure 5-17: Dual 16-bit Shift Register Configuration
SHIFTIN1 (AX)
SHIFTIN2 (AI)
Figure 5-18: 64-bit Shift Register Configuration
(WE/CE)
(CLK)
A[3:0]
CLK
www.xilinx.com
CE
through
5
5
DI1
A[6:2]
CLK
WE
DI1
A[6:2]
CLK
WE
Figure 5-20
SRL32
SRL32
MC31
MC31
O6
O6
4
4
DI1
A[5:2]
CLK
WE
DI2
A[5:2]
CLK
WE
illustrate various example shift register
F7AMUX
SRL16
SRL16
A5 (AX)
MC31
SHIFTOUT (Q63)
O5
O6
UG190_5_17_050506
Virtex-5 FPGA User Guide
D Q
UG190 (v5.3) May 17, 2010
(MC31)
(Optional)
(AQ)
UG190_5_18_050506
Output (Q)
Registered
Output

Related parts for XC5VLX110-1FFG676C