XC5VLX110-1FFG676C Xilinx Inc, XC5VLX110-1FFG676C Datasheet - Page 136

IC FPGA VIRTEX-5 110K 676FBGA

XC5VLX110-1FFG676C

Manufacturer Part Number
XC5VLX110-1FFG676C
Description
IC FPGA VIRTEX-5 110K 676FBGA
Manufacturer
Xilinx Inc
Series
Virtex™-5 LXr

Specifications of XC5VLX110-1FFG676C

Total Ram Bits
4718592
Number Of Logic Elements/cells
110592
Number Of Labs/clbs
8640
Number Of I /o
440
Voltage - Supply
0.95 V ~ 1.05 V
Mounting Type
Surface Mount
Operating Temperature
0°C ~ 85°C
Package / Case
676-BBGA, FCBGA
No. Of Logic Blocks
17280
No. Of Gates
110000
Family Type
Virtex-5 LX
No. Of Speed Grades
1
No. Of I/o's
440
Clock Management
PLL
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
For Use With
HW-V5-ML523-UNI-G - EVALUATION PLATFORM VIRTEX-5
Number Of Gates
-
Lead Free Status / RoHS Status
Lead free / RoHS Compliant, Lead free / RoHS Compliant
Other names
122-1557

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
XC5VLX110-1FFG676C
Manufacturer:
XILINX
Quantity:
87
Part Number:
XC5VLX110-1FFG676C
Manufacturer:
Xilinx Inc
Quantity:
10 000
Part Number:
XC5VLX110-1FFG676C
Manufacturer:
XILINX
0
Part Number:
XC5VLX110-1FFG676C
Manufacturer:
ALTERA
Quantity:
10
Part Number:
XC5VLX110-1FFG676CES
Manufacturer:
Xilinx Inc
Quantity:
10 000
Chapter 4: Block RAM
136
Block RAM Timing Characteristics
Clock Event 1
The timing diagram in
without the optional output register. The timing for read-first and no-change modes are
similar. For timing using the optional output register, an additional clock latency appears
at the DO pin. These waveforms correspond to latch mode when the optional output
pipeline register is not used.
X-Ref Target - Figure 4-14
At time 0, the block RAM is disabled; EN (enable) is Low.
Read Operation
During a read operation, the contents of the memory at the address on the ADDR inputs
remain unchanged.
ADDR
** SRVAL = 0101
SSR
CLK
* Write Mode = "WRITE_FIRST"
WE
DO
T
the block RAM.
At time T
block RAM, enabling the memory for the READ operation that follows.
At time T
become stable at the DO pins of the block RAM.
Whenever EN is asserted, all address changes must meet the specified setup and hold
window. Asynchronous address changes can affect the memory content and block
RAM functionality in an unpredictable way.
EN
DI
RCCK_ADDR
Disabled
RCCK_EN
RCKO_DO
1
T RDCK_DI
T RCCK_ADDR
T RCCK_EN
T RCCK_WE
DDDD
before clock event 1, address 00 becomes valid at the ADDR inputs of
00
T RCKO_DO
Read
MEM (00)
Figure 4-14: Block RAM Timing Diagram
before clock event 1, enable is asserted High at the EN input of the
Figure 4-14
after clock event 1, the contents of the memory at address 00
www.xilinx.com
2
CCCC
0F
describes a single-port block RAM in write-first mode
Write
CCCC*
3
T RCCK_SSR
BBBB
7E
Read
MEM (7E)
4
Virtex-5 FPGA User Guide
UG190 (v5.3) May 17, 2010
AAAA
8F
Reset
0101**
ug190_4_13_022207
5
0000
Disabled
20

Related parts for XC5VLX110-1FFG676C