XC5VLX110-1FFG676C Xilinx Inc, XC5VLX110-1FFG676C Datasheet - Page 151

IC FPGA VIRTEX-5 110K 676FBGA

XC5VLX110-1FFG676C

Manufacturer Part Number
XC5VLX110-1FFG676C
Description
IC FPGA VIRTEX-5 110K 676FBGA
Manufacturer
Xilinx Inc
Series
Virtex™-5 LXr

Specifications of XC5VLX110-1FFG676C

Total Ram Bits
4718592
Number Of Logic Elements/cells
110592
Number Of Labs/clbs
8640
Number Of I /o
440
Voltage - Supply
0.95 V ~ 1.05 V
Mounting Type
Surface Mount
Operating Temperature
0°C ~ 85°C
Package / Case
676-BBGA, FCBGA
No. Of Logic Blocks
17280
No. Of Gates
110000
Family Type
Virtex-5 LX
No. Of Speed Grades
1
No. Of I/o's
440
Clock Management
PLL
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
For Use With
HW-V5-ML523-UNI-G - EVALUATION PLATFORM VIRTEX-5
Number Of Gates
-
Lead Free Status / RoHS Status
Lead free / RoHS Compliant, Lead free / RoHS Compliant
Other names
122-1557

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
XC5VLX110-1FFG676C
Manufacturer:
XILINX
Quantity:
87
Part Number:
XC5VLX110-1FFG676C
Manufacturer:
Xilinx Inc
Quantity:
10 000
Part Number:
XC5VLX110-1FFG676C
Manufacturer:
XILINX
0
Part Number:
XC5VLX110-1FFG676C
Manufacturer:
ALTERA
Quantity:
10
Part Number:
XC5VLX110-1FFG676CES
Manufacturer:
Xilinx Inc
Quantity:
10 000
Virtex-5 FPGA User Guide
UG190 (v5.3) May 17, 2010
Case 1: Writing to an Empty FIFO
Prior to the operations performed in
X-Ref Target - Figure 4-21
Clock Event 1 and Clock Event 3: Write Operation and Deassertion of EMPTY
Signal
During a write operation to an empty FIFO, the content of the FIFO at the first address is
replaced by the data value on the DI pins. Three read-clock cycles later (four read-clock
cycles for FWFT mode), the EMPTY pin is deasserted when the FIFO is no longer empty.
The RDCOUNT also increments by one due to an internal read preloading the data to the
output registers.
For the example in
event 1 is with respect to the write-clock, while clock event 3 is with respect to the read-
clock. Clock event 3 appears four read-clock cycles after clock event 1.
If the rising WRCLK edge is close to the rising RDCLK edge, EMPTY could be deasserted
one RDCLK period later.
AEMPTY
WRCLK
EMPTY
RDCLK
WREN
RDEN
At time T
inputs of the FIFO.
At time T
the WREN input of the FIFO.
At time T
output pins of the FIFO. In standard mode, data 00 does not appear at the DO output
pins of the FIFO.
At time T
mode, EMPTY is deasserted one read-clock earlier than clock event 3.
DO
DI
FDCK_DI
FCCK_WREN
FCKO_DO
FCKO_EMPTY
Figure 4-21: Writing to an Empty FIFO in FWFT Mode
Figure
, before clock event 1 (WRCLK), data 00 becomes valid at the DI
, after clock event 3 (RDCLK), data 00 becomes valid at the DO
1
00
, before clock event 1 (WRCLK), write enable becomes valid at
, after clock event 3 (RDCLK), EMPTY is deasserted. In standard
www.xilinx.com
4-21, the timing diagram is drawn to reflect FWFT mode. Clock
T
T
FCCK_WREN
FDCK_DI
01
Figure
4-21, the FIFO is completely empty.
02
FIFO Timing Models and Parameters
2 3
03
T
T
FDCK_DI
FCKO_AEMPTY
00
T
04
FCKO_EMPTY
T
FCKO_DO
05
4
ug190_4_18_032506
06
151

Related parts for XC5VLX110-1FFG676C