EP2SGX60EF1152I4 Altera, EP2SGX60EF1152I4 Datasheet - Page 88

IC STRATIX II GX 60K 1152-FBGA

EP2SGX60EF1152I4

Manufacturer Part Number
EP2SGX60EF1152I4
Description
IC STRATIX II GX 60K 1152-FBGA
Manufacturer
Altera
Series
Stratix® II GXr
Datasheet

Specifications of EP2SGX60EF1152I4

Number Of Logic Elements/cells
60440
Number Of Labs/clbs
3022
Total Ram Bits
2544192
Number Of I /o
534
Voltage - Supply
1.15 V ~ 1.25 V
Mounting Type
Surface Mount
Operating Temperature
-40°C ~ 100°C
Package / Case
1152-FBGA
Family Name
Stratix II GX
Number Of Logic Blocks/elements
60440
# I/os (max)
534
Frequency (max)
732.1MHz
Process Technology
SRAM
Operating Supply Voltage (typ)
1.2V
Logic Cells
60440
Ram Bits
2544192
Operating Supply Voltage (min)
1.15V
Operating Supply Voltage (max)
1.25V
Operating Temp Range
-40C to 100C
Operating Temperature Classification
Industrial
Mounting
Surface Mount
Pin Count
1152
Package Type
FC-FBGA
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Number Of Gates
-
Lead Free Status / Rohs Status
Not Compliant
Other names
544-2186

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP2SGX60EF1152I4
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP2SGX60EF1152I4
Manufacturer:
ALTERA
0
Part Number:
EP2SGX60EF1152I4N
Manufacturer:
ALTERA
Quantity:
534
Part Number:
EP2SGX60EF1152I4N
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP2SGX60EF1152I4N
Manufacturer:
ALTERA
0
Part Number:
EP2SGX60EF1152I4N
Manufacturer:
ALTERA
Quantity:
300
Part Number:
EP2SGX60EF1152I4N
0
TriMatrix Memory
2–80
Stratix II GX Device Handbook, Volume 1
f
Table 2–20
with the address and control signal input connections to the row unit
interfaces (L0 to L5 and R0 to R5).
Refer to the
Devices
information on TriMatrix memory.
Unit Interface Block
Table 2–20. M-RAM Row Interface Unit Signals
chapter in volume 2 of the Stratix II GX Device Handbook for more
R0
R1
R2
R3
R4
R5
L0
L1
L2
L3
L4
L5
shows the input and output data signal connections along
TriMatrix Embedded Memory Blocks in Stratix II & Stratix II GX
datain_a[29..15]
datain_a[35..30]
datain_a[41..36]
datain_a[56..42]
datain_a[71..57]
datain_b[29..15]
datain_b[35..30]
datain_b[41..36]
datain_b[56..42]
datain_b[71..57]
datain_a[14..0]
byteena_a[1..0]
byteena_a[3..2]
addressa[15..5]
byteena_a[5..4]
byteena_a[7..6]
datain_b[14..0]
byteena_b[1..0]
byteena_b[3..2]
addressb[15..5]
byteena_b[5..4]
byteena_b[7..6]
addressa[4..0]
addressb[4..0]
Input Signals
addr_ena_a
addr_ena_b
clocken_a
clocken_b
clock_a
renwe_a
clock_b
renwe_b
aclr_a
aclr_b
dataout_a[23..12]
dataout_a[35..24]
dataout_a[47..36]
dataout_a[59..48]
dataout_a[71..60]
dataout_b[23..12]
dataout_b[35..24]
dataout_b[47..36]
dataout_b[59..48]
dataout_b[71..60]
dataout_a[11..0]
dataout_b[11..0]
Output Signals
Altera Corporation
October 2007

Related parts for EP2SGX60EF1152I4