EPM570GF100C5N Altera, EPM570GF100C5N Datasheet - Page 5

IC MAX II CPLD 570 LE 100-FBGA

EPM570GF100C5N

Manufacturer Part Number
EPM570GF100C5N
Description
IC MAX II CPLD 570 LE 100-FBGA
Manufacturer
Altera
Series
MAX® IIr

Specifications of EPM570GF100C5N

Programmable Type
In System Programmable
Delay Time Tpd(1) Max
5.4ns
Voltage Supply - Internal
1.71 V ~ 1.89 V
Number Of Logic Elements/blocks
570
Number Of Macrocells
440
Number Of I /o
76
Operating Temperature
0°C ~ 85°C
Mounting Type
Surface Mount
Package / Case
100-FBGA
Voltage
1.8V
Memory Type
FLASH
Number Of Logic Elements/cells
570
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Features
-
Other names
544-1730

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EPM570GF100C5N
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EPM570GF100C5N
Manufacturer:
ALTERA
Quantity:
8 000
Part Number:
EPM570GF100C5N
Manufacturer:
ALTERA
0
Altera Corporation
1
UFM Block Logic Array Interface Support
The EPM1270 ES UFM block does not support write/program and erase
operations from the logic array interface. The EPM1270 ES UFM block
does support read operations from the logic array interface. The UFM can
still be initialized or programmed through the JTAG interface using the
Quartus II software with POF, Jam™ (.jam), or Jam Byte-Code (.jbc) files.
When using the altufm megafunction to instantiate the UFM block, the
Quartus II software issues an error for the following cases:
1
UFM Block Oscillator Output Port Pulse
The EPM1270 ES device's optional UFM oscillator (OSC) output port, may
pulse once (high or low) at power-up when first entering into user mode
even though the oscillator enable port (OSCENA) is de-asserted at power-
up in the design. The OSC output can be ANDed with the OSCENA port in
the design to ensure that this port starts clocking when expected after
power-up.
UFM block optional oscillator output port can exhibit a single high
or low pulse after power-up
Optional Schmitt trigger inputs may glitch for falling input signal
edge rates greater than 1 µs
144-Pin TQFP package (T144) devices may exhibit glitches on the
TCK JTAG input pin for falling edge rates slower than 50 ns
May not operate for V
Do not support SVF format programming
Are not compatible with the EPM1270 production device POF
For the interface protocol, choosing None in the MegaWizard
In Manager (called the altufm_none megafunction) and
connecting the program or erase ports of your instantiation to signals
or pins in your design results in a compilation error.
If you choose Parallel or Serial Peripheral Interface (SPI) in the
MegaWizard
altufm_spi megafunctions), the read/write option results in a
compilation error. The read-only option will compile successfully.
All of the device issues listed above are corrected in production
EPM1270 devices.
Production devices will fully support the UFM erase and
program/write operations from the logic array.
®
Plug-In Manager (called the altufm_parallel and
CCINT
brown-out conditions at or below 2.1 V
EPM1270 ES Device Issues
Preliminary
®
Plug-
5

Related parts for EPM570GF100C5N