ADF4360-0BCPZ Analog Devices Inc, ADF4360-0BCPZ Datasheet - Page 7

IC INTEGRATED SYNTH/VCO 24-LFCSP

ADF4360-0BCPZ

Manufacturer Part Number
ADF4360-0BCPZ
Description
IC INTEGRATED SYNTH/VCO 24-LFCSP
Manufacturer
Analog Devices Inc
Type
Fanout Distribution, Integer N Synthesizer (RF)r
Datasheet

Specifications of ADF4360-0BCPZ

Pll
Yes
Input
CMOS
Output
Clock
Number Of Circuits
1
Ratio - Input:output
1:2
Differential - Input:output
No/No
Frequency - Max
2.725GHz
Divider/multiplier
Yes/No
Voltage - Supply
3 V ~ 3.6 V
Operating Temperature
-40°C ~ 85°C
Mounting Type
Surface Mount
Package / Case
24-LFCSP
Frequency-max
2.725GHz
Pll Type
Frequency Synthesis
Frequency
2.725GHz
Supply Current
10mA
Supply Voltage Range
3V To 3.6V
Digital Ic Case Style
LFCSP
No. Of Pins
24
Operating Temperature Range
-40°C To +85°C
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
For Use With
EVAL-ADF4360-0EBZ1 - BOARD EVALUATION FOR ADF4360-0
Lead Free Status / RoHS Status
Lead free / RoHS Compliant, Lead free / RoHS Compliant
PIN CONFIGURATION AND FUNCTION DESCRIPTIONS
Table 4. Pin Function Descriptions
Pin No.
1
2
3, 8 to 11, 22
4
5
6
7
12
13
14
15
16
17
18
19
20
21
23
24
Mnemonic
CPGND
AV
AGND
RF
RF
V
V
C
R
C
DGND
REF
CLK
DATA
LE
MUXOUT
DV
CE
CP
SET
VCO
TUNE
C
N
OUT
OUT
DD
DD
IN
A
B
Function
Charge Pump Ground. This is the ground return path for the charge pump.
Analog Power Supply. This ranges from 3.0 V to 3.6 V. Decoupling capacitors to the analog ground plane
should be placed as close as possible to this pin. AV
Analog Ground. This is the ground return path of the prescaler and VCO.
VCO Output. The output level is programmable from −6.5 dBm to −13 dBm. See the Output Matching section
for a description of the various output stages.
VCO Complementary Output. The output level is programmable from −6.5 dBm to −13 dBm. See the Output
Matching section for a description of the various output stages.
Power Supply for the VCO. This ranges from 3.0 V to 3.6 V. Decoupling capacitors to the analog ground plane
should be placed as close as possible to this pin. V
Control Input to the VCO. This voltage determines the output frequency and is derived from filtering the CP
output voltage.
Internal Compensation Node. This pin must be decoupled to ground with a 10 nF capacitor.
Connecting a resistor between this pin and CP
thesizer. The nominal voltage potential at the R
where R
Internal Compensation Node. This pin must be decoupled to V
Digital Ground.
Reference Input. This is a CMOS input with a nominal threshold of V
100 kΩ. See Figure 10. This input can be driven from a TTL or CMOS crystal oscillator or it can be ac-coupled.
Serial Clock Input. This serial clock is used to clock in the serial data to the registers. The data is latched into the
24-bit shift register on the CLK rising edge. This input is a high impedance CMOS input.
Serial Data Input. The serial data is loaded MSB first with the two LSBs being the control bits. This input is a
high impedance CMOS input.
Load Enable, CMOS Input. When LE goes high, the data stored in the shift registers is loaded into one of the
four latches, and the relevant latch is selected using the control bits.
This multiplexer output allows either the lock detect, the scaled RF, or the scaled reference frequency to be
accessed externally.
Digital Power Supply. This ranges from 3.0 V to 3.6 V. Decoupling capacitors to the digital ground plane should
be placed as close as possible to this pin. DV
Chip Enable. A logic low on this pin powers down the device and puts the charge pump into three-state mode.
Taking the pin high powers up the device depending on the status of the power-down bits.
Charge Pump Output. When enabled, this provides ± I
internal VCO.
I
CPmax
SET
= 4.7 kΩ, I
=
11
R
SET
.
75
CPmax
RF
RF
CPGND
AGND
AV
OUT
OUT
V
VCO
DD
= 2.5 mA.
A
B
1
2
3
4
5
6
Figure 3. Pin Configuration
Rev. A | Page 7 of 24
ADF4360-0
PIN 1
IDENTIFIER
(Not to Scale)
TOP VIEW
DD
GND
must have the same value as AV
SET
sets the maximum charge pump output current for the syn-
VCO
pin is 0.6 V. The relationship between I
DD
18
17
16
15
14
13
must have the same value as AV
must have the same value as DV
CP
DATA
CLK
REF
DGND
C
R
to the external loop filter, which in turn, drives the
N
SET
IN
VCO
with a 10 µF capacitor.
DD
/2 and a dc equivalent input resistance of
DD
.
DD
DD
.
.
CP
and R
ADF4360-0
SET
is

Related parts for ADF4360-0BCPZ