DM74AS280N_NL Fairchild Semiconductor, DM74AS280N_NL Datasheet
DM74AS280N_NL
Specifications of DM74AS280N_NL
Related parts for DM74AS280N_NL
DM74AS280N_NL Summary of contents
Page 1
... Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300 Wide Devices also available in Tape and Reel. Specify by appending the suffix letter “X” to the ordering code. Connection Diagram © 2000 Fairchild Semiconductor Corporation Features Generates either odd or even parity for nine data lines ...
Page 2
Logic Diagram www.fairchildsemi.com 2 ...
Page 3
Absolute Maximum Ratings Supply Voltage Input Voltage Operating Free Air Temperature Range Storage Temperature Range Typical JA N Package M Package Recommended Operating Conditions Symbol Parameter V Supply Voltage CC V HIGH Level Input Voltage IH V LOW Level Input ...
Page 4
Typical Applications Three DM74AS280s can be used to implement a 25-line parity generator/checker alternative, the outputs of two or three parity genera- tors/checkers can be decoded with a 2-input (AS86 FIGURE 2. 81-Line Parity/Generator Checker www.fairchildsemi.com ...
Page 5
Physical Dimensions inches (millimeters) unless otherwise noted 14-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-012, 0.150 Narrow Package Number M14A 5 www.fairchildsemi.com ...
Page 6
Physical Dimensions inches (millimeters) unless otherwise noted (Continued) 14-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300 Wide Fairchild does not assume any responsibility for use of any circuitry described, no circuit patent licenses are implied and Fairchild reserves the right ...