XC6SLX25-2FGG484C Xilinx Inc, XC6SLX25-2FGG484C Datasheet - Page 28

no-image

XC6SLX25-2FGG484C

Manufacturer Part Number
XC6SLX25-2FGG484C
Description
FPGA Spartan®-6 Family 24051 Cells 45nm (CMOS) Technology 1.2V 484-Pin FBGA
Manufacturer
Xilinx Inc
Series
Spartan® 6 LXr

Specifications of XC6SLX25-2FGG484C

Package
484FBGA
Family Name
Spartan®-6
Device Logic Cells
24051
Device Logic Units
15000
Number Of Registers
30064
Typical Operating Supply Voltage
1.2 V
Maximum Number Of User I/os
266
Ram Bits
958464
Number Of Logic Elements/cells
24051
Number Of Labs/clbs
1879
Total Ram Bits
958464
Number Of I /o
266
Voltage - Supply
1.14 V ~ 1.26 V
Mounting Type
Surface Mount
Operating Temperature
0°C ~ 85°C
Package / Case
484-BBGA
No. Of Logic Blocks
3758
No. Of Macrocells
24051
Family Type
Spartan-6
No. Of Speed Grades
2
No. Of I/o's
266
Clock Management
DCM, PLL
Core Supply Voltage Range
1.14V
Rohs Compliant
Yes
Number Of Gates
-
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Number Of Gates
-
Lead Free Status / Rohs Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
XC6SLX25-2FGG484C
Manufacturer:
ON
Quantity:
1 100
Part Number:
XC6SLX25-2FGG484C
Manufacturer:
Xilinx Inc
Quantity:
10 000
Part Number:
XC6SLX25-2FGG484C
Manufacturer:
XILINX
0
Part Number:
XC6SLX25-2FGG484C
Manufacturer:
ALTERA
0
Part Number:
XC6SLX25-2FGG484C
Manufacturer:
XILINX/赛灵思
Quantity:
20 000
Part Number:
XC6SLX25-2FGG484C
0
Company:
Part Number:
XC6SLX25-2FGG484C
Quantity:
1 800
Table 31: Output Delay Measurement Methodology (Cont’d)
Simultaneously Switching Outputs
Due to lead inductance, a given package supports a limited number of simultaneous switching outputs (SSOs) when using
fast, high-drive outputs.
SSOs. These guidelines describe the maximum number of user I/O pins of an output signal standard that should
simultaneously switch in the same direction, while maintaining a safe level of switching noise for that particular signal
standard. Meeting these guidelines for the stated test conditions ensures that the FPGA operates free from the adverse
effects of GND and power bounce.
For each device/package combination,
output signal standard and drive strength,
direction, allowed per V
output drive current. The number of SSOs are also specified by I/O bank. Multiply the appropriate numbers from each table
to calculate the maximum number of SSOs allowed within an I/O bank. The guidelines assume that all pins within a bank use
the same I/O standard. Exceeding these SSO guidelines can result in increased power or GND bounce, degraded signal
integrity, or increased system jitter. For a given I/O standard, if the SSO limit per pair in
I/O per pair in
The recommended maximum SSO values assume that the FPGA is soldered on a printed circuit board and that the board
uses sound design practices. Due to the additional lead inductance introduced by the socket, the SSO values do not apply
for FPGAs mounted in sockets. The SSO values assume that the V
provides better SSO characteristics. For more detail, see the Spartan-6 FPGA SelectIO Resources User Guide.
DS162 (v2.0) March 31, 2011
Preliminary Product Specification
Notes:
1.
2.
3.
SSTL, Class II, 2.5V
SSTL, Class II, 1.5V
LVDS (Low-Voltage Differential Signaling), 2.5V & 3.3V
BLVDS (Bus LVDS), 2.5V
Mini-LVDS, 2.5V & 3.3V
RSDS (Reduced Swing Differential Signaling), 2.5V & 3.3V RSDS_25, RSDS_33
TMDS (Transition Minimized Differential Signaling), 3.3V
PPDS (Point-to-Point Differential Signaling, 2.5V & 3.3V
C
Per PCI specifications.
The value given is the differential output voltage.
REF
is the capacitance of the probe, nominally 0 pF.
Table
32, then there is no SSO limit for the exclusive use of that I/O standard.
Description
CCO
Table 32
/GND pair within an I/O bank. The guidelines are categorized by package style, slew rate, and
and
Table 33
Table 32
Table 33
provide guidelines for the recommended maximum allowable number of
provides the number of equivalent V
recommends the maximum number of SSOs, switching in the same
www.xilinx.com
Spartan-6 FPGA Data Sheet: DC and Switching Characteristics
LVDS_25, LVDS_33
MINI_LVDS_25, MINI_LVDS_33
SSTL2_II
SSTL15_II
BLVDS_25
TMDS_33
PPDS_25, PPDS_33
I/O Standard
Attribute
CCAUX
is powered at 3.3V. Setting V
CCO
Table 33
/GND pairs per bank. For each
R
100
100
100
100
100
100
()
25
25
REF
is greater than the maximum
C
(pF)
REF
0
0
0
0
0
0
0
0
(1)
CCAUX
V
V
V
MEAS
(V)
0
0
0
0
0
0
REF
REF
to 2.5V
(3)
(3)
(3)
(3)
(3)
(3)
V
1.25
0.75
(V)
1.2
1.2
1.2
REF
0
28

Related parts for XC6SLX25-2FGG484C