XC6SLX25-2FGG484C Xilinx Inc, XC6SLX25-2FGG484C Datasheet - Page 11

no-image

XC6SLX25-2FGG484C

Manufacturer Part Number
XC6SLX25-2FGG484C
Description
FPGA Spartan®-6 Family 24051 Cells 45nm (CMOS) Technology 1.2V 484-Pin FBGA
Manufacturer
Xilinx Inc
Series
Spartan® 6 LXr

Specifications of XC6SLX25-2FGG484C

Package
484FBGA
Family Name
Spartan®-6
Device Logic Cells
24051
Device Logic Units
15000
Number Of Registers
30064
Typical Operating Supply Voltage
1.2 V
Maximum Number Of User I/os
266
Ram Bits
958464
Number Of Logic Elements/cells
24051
Number Of Labs/clbs
1879
Total Ram Bits
958464
Number Of I /o
266
Voltage - Supply
1.14 V ~ 1.26 V
Mounting Type
Surface Mount
Operating Temperature
0°C ~ 85°C
Package / Case
484-BBGA
No. Of Logic Blocks
3758
No. Of Macrocells
24051
Family Type
Spartan-6
No. Of Speed Grades
2
No. Of I/o's
266
Clock Management
DCM, PLL
Core Supply Voltage Range
1.14V
Rohs Compliant
Yes
Number Of Gates
-
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Number Of Gates
-
Lead Free Status / Rohs Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
XC6SLX25-2FGG484C
Manufacturer:
ON
Quantity:
1 100
Part Number:
XC6SLX25-2FGG484C
Manufacturer:
Xilinx Inc
Quantity:
10 000
Part Number:
XC6SLX25-2FGG484C
Manufacturer:
XILINX
0
Part Number:
XC6SLX25-2FGG484C
Manufacturer:
ALTERA
0
Part Number:
XC6SLX25-2FGG484C
Manufacturer:
XILINX/赛灵思
Quantity:
20 000
Part Number:
XC6SLX25-2FGG484C
0
Company:
Part Number:
XC6SLX25-2FGG484C
Quantity:
1 800
eFUSE Read Endurance
Table 11
more information, see the Spartan-6 FPGA Configuration User Guide.
Table 11: eFUSE Read Endurance
GTP Transceiver Specifications
GTP transceivers are available in the Spartan-6 LXT family of devices. See DS160: Spartan-6 Family Overview for more
information.
GTP Transceiver DC Characteristics
Table 12: Absolute Maximum Ratings for GTP Transceivers
Table 13: Recommended Operating Conditions for GTP Transceivers
DS162 (v2.0) March 31, 2011
Preliminary Product Specification
Notes:
1.
Notes:
1.
2.
3.
DNA_CYCLES
AES_CYCLES
MGTAVTTRCAL
MGTAVTTRCAL
MGTAVCCPLL
MGTAVCCPLL
MGTAVTTTX
MGTAVTTRX
MGTAVTTRX
MGTAVTTTX
V
MGTAVCC
MGTAVCC
Stresses beyond those listed under Absolute Maximum Ratings might cause permanent damage to the device. These are stress ratings only, and
functional operation of the device at these or any other conditions beyond those listed under Operating Conditions is not implied. Exposure to
Absolute Maximum Ratings conditions for extended periods of time might affect device reliability.
Each voltage listed requires the filter circuit described in Spartan-6 FPGA GTP Transceivers User Guide.
Voltages are specified for the temperature range of T
The voltage level of MGTAVCCPLL must not exceed the voltage level of MGTAVCC +10mV. The voltage level of MGTAVCC must not exceed the
voltage level of MGTAVCCPLL.
MGTREFCLK
Symbol
Symbol
Symbol
V
IN
lists the minimum guaranteed number of read cycle operations for Device DNA and for the AES eFUSE key. For
Analog supply voltage for the GTP transmitter and receiver circuits relative to GND
Analog supply voltage for the GTP transmitter termination circuit relative to GND
Analog supply voltage for the GTP receiver termination circuit relative to GND
Analog supply voltage for the GTP transmitter and receiver PLL circuits relative to
GND
Analog supply voltage for the resistor calibration circuit of the GTP transceiver
bank (top or bottom)
Analog supply voltage for the GTP transmitter and receiver circuits relative to
GND
Analog supply voltage for the GTP transmitter termination circuit relative to GND
Analog supply voltage for the GTP receiver termination circuit relative to GND
Analog supply voltage for the GTP transmitter and receiver PLL circuits relative to
GND
Analog supply voltage for the resistor calibration circuit of the GTP transceiver
bank (top or bottom)
Receiver (RXP/RXN) and Transmitter (TXP/TXN) absolute input voltage
Reference clock absolute input voltage
Number of DNA_PORT READ operations or JTAG ISC_DNA read
command operations. Unaffected by SHIFT operations.
Number of JTAG FUSE_KEY or FUSE_CNTL read command operations.
Unaffected by SHIFT operations.
j
Description
= –40C to +100C.
Description
Description
www.xilinx.com
Spartan-6 FPGA Data Sheet: DC and Switching Characteristics
(1)
(1)(2)(3)
-3
Speed Grade
1.14
1.14
1.14
1.14
1.14
Min
-3N
30,000,000
30,000,000
–0.5
–0.5
–0.5
–0.5
–0.5
–0.5
–0.5
MIn
1.20
1.20
1.20
1.20
1.20
Typ
-2
Max
1.32
1.32
1.32
1.32
1.32
1.32
1.32
-1L
Max
1.26
1.26
1.26
1.26
1.26
Cycles
Cycles
Units
(Min)
Read
Read
Units
Units
V
V
V
V
V
V
V
V
V
V
V
V
11

Related parts for XC6SLX25-2FGG484C