N25Q128A13BSF40G NUMONYX, N25Q128A13BSF40G Datasheet - Page 160

no-image

N25Q128A13BSF40G

Manufacturer Part Number
N25Q128A13BSF40G
Description
SERIAL NOR
Manufacturer
NUMONYX
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
N25Q128A13BSF40G
Manufacturer:
MICRON
Quantity:
15 000
Part Number:
N25Q128A13BSF40G
Manufacturer:
Numonyx
Quantity:
18 000
Part Number:
N25Q128A13BSF40G
Manufacturer:
ST
0
Company:
Part Number:
N25Q128A13BSF40G
Quantity:
52
Note:
10.3
160/180
DQ0
DQ1
DQ3
DQ2
C
S
Mode 3
Mode 0
Figure 98. XiP: enter by VCR 2/2 (QIOFR in normal SPI protocol example)
Xb is the XIP Confirmation bit, and it should be set to '0' to keep XIP state or '1' to exit XIP
mode and return to standard read mode.
XIP mode hold and exit
The XIP mode does require at least one additional clock cycle to allow the XIP Confirmation
bit to be sent to the memory on DQ0 during the first dummy clock cycle.
The device decodes the XIP Confirmation bit with the scheme:
In Dual I/O XIP mode, the values of DQ1 during the first dummy clock cycle after the
addresses is always Don't Care.
In Quad I/O XIP mode, the values of DQ3, DQ2 and DQ1 during the first dummy clock cycle
after the addresses are always Don't Care.
In Dual and Single I/O XIP mode, in presence of the RESET pin enabled (in devices with a
dedicated part number), a low pulse on that pin resets the XIP protocol as defined by the
Volatile Configuration Register, reporting the memory at the state of last power up, as
defined by the Non Volatile Configuration Register. In Quad I/O XiP modes, it is possible to
reset the memory (for devices with a dedicated part number) only when the device is
deselected. See
XIP Confirmation bit=0 means to hold XIP Mode
XIP Confirmation bit=1 means to exit XIP Mode and comes back to read mode, that
means codifying the first byte after the next chip select as an instruction code.
0
‘1’
Don’t Care
Don’t Care
1
2
Instruction
3
4
Section 16: Ordering
5
6
7
A23-16 A15-8 A7-0
4
5
6
7
8
0
1
2
3
9 10 11 12 13 14
6
7
4
5
0
1
2
3
information.
4
5
6
7
0
1
2
3
Xb
Dummy (ex.: 6)
15 16
17 18
19
20
6
7
5
4
Byte 1
IO switches from Input to Output
21
2
3
0
1
22
6
7
4
5
XIP_VCR
Byte 2
23
1
2
3
0
7
4
5
6

Related parts for N25Q128A13BSF40G