HSC-ADC-FIFO5-INTZ Analog Devices Inc, HSC-ADC-FIFO5-INTZ Datasheet

no-image

HSC-ADC-FIFO5-INTZ

Manufacturer Part Number
HSC-ADC-FIFO5-INTZ
Description
Interposer Quad/octal ADCs
Manufacturer
Analog Devices Inc

Specifications of HSC-ADC-FIFO5-INTZ

Accessory Type
ADC Interface Board
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
For Use With/related Products
AD6640
Lead Free Status / Rohs Status
Supplier Unconfirmed
FEATURES
Buffer memory board for capturing digital data
Used with high speed ADC evaluation boards
32 kB FIFO Depth at 133 MSPS (upgradeable to 256 kB)
Simplifies evaluation of high speed ADCs
Measures performance with ADC Analyzer™
Simple USB port interface
Compatible with Windows® 98 (2
Windows Me, or Windows XP
EQUIPMENT NEEDED
3.3 V power supply
Analog signal source and anti-aliasing filter
Low jitter clock source
High speed ADC evaluation board and ADC data sheet
PC running Windows 98 (2
USB 2.0 port recommended (USB 1.1 compatible)
Available ADIsimADC product model files
PRODUCT DESCRIPTION
The high speed ADC FIFO evaluation kit includes the latest
version of ADC Analyzer and a memory board to capture
blocks of digital data from Analog Devices’ high speed analog-
to-digital converter (ADC) evaluation boards. This FIFO board
can be connected to a PC through a USB port and used with
ADC Analyzer to evaluate the performance of high speed ADCs
quickly. Users can view an FFT for a specific analog input and
encode rate and analyze SNR, SINAD, SFDR, and harmonic
information.
The evaluation kit is easy to set up. Additional equipment
needed includes an Analog Devices’ high speed ADC evaluation
board, a power supply, a signal source, and a clock source. Once
the kit is connected and powered, the evaluation is enabled
instantly on the PC.
Two versions of the FIFO are available. The HSC-ADC-EVALA-
DC is used with dual ADCs and converters with demultiplexed
digital outputs. The HSC-ADC-EVALA-SC evaluation board is
used with single-channel ADCs. See Table 1, to choose the FIFO
appropriate for your high speed ADC evaluation board.
Rev. 0
Information furnished by Analog Devices is believed to be accurate and reliable.
However, no responsibility is assumed by Analog Devices for its use, nor for any
infringements of patents or other rights of third parties that may result from its use.
Specifications subject to change without notice. No license is granted by implication
or otherwise under any patent or patent rights of Analog Devices. Trademarks and
registered trademarks are the property of their respective owners.
Windows Me, or Windows XP
Real-time FFT and time domain analysis
Analyze SNR, SINAD, SFDR, and harmonics
Import raw text data for analysis
Virtual ADC eval board support using ADIsimADC™
nd
Ed), Windows 2000,
nd
Ed), Windows 2000,
High Speed ADC USB FIFO Evaluation Kit
HSC-ADC-EVALA-SC/HSC-ADC-EVALA-DC
FILTERED
PRODUCT HIGHLIGHTS
1.
2.
3.
4.
5.
One Technology Way, P.O. Box 9106, Norwood, MA 02062-9106, U.S.A.
Tel: 781.329.4700
Fax: 781.326.8703
ANALOG
INPUT
Easy to set up—Connect the power supplies and signal
sources to the two evaluation boards. Then connect to the
PC and evaluate the performance instantly.
ADIsimADC – The software supports virtual ADC
evaluation using ADI proprietary behavioral modeling
technology. This allows rapid comparison between multiple
ADCs, with or without hardware evaluation boards.
USB Port Connection to PC—PC interface is a USB 2.0
connection (1.1 compatible) to PC. A USB cable is
provided in the kit.
32 kB FIFO(s)—This FIFO(s) stores data from the ADC(s)
for processing. A pin compatible FIFO family is used for
easy upgrading.
Up to 133 MSPS encode rate on each channel—Single-
channel ADCs with encode rates up to 133 MSPS can be
used with the FIFO board. Dual and demultiplexed output
ADCs also can be used with the FIFO board (with clock
rates up to 133 MSPS on each output channel).
FUNCTIONAL BLOCK DIAGRAM
POWER
SUPPLY
Figure 1. Functional Block Diagram (Simplified)
CLOCK INPUT
EVALUATION BOARD
CIRCUIT
CLOCK
SINGLE OR DUAL
HIGH SPEED ADC
ADC
© 2004 Analog Devices, Inc. All rights reserved.
LOGIC
n
HSC-ADC-EVALA-DC
HSC-ADC-EVALA-SC
FIFO2
FIFO1
32K
32K
80-PIN CONNECTOR
OR
ADC ANALYZER
USB CABLE
www.analog.com
CIRCUIT
TIMING
3.3V
TM

Related parts for HSC-ADC-FIFO5-INTZ

HSC-ADC-FIFO5-INTZ Summary of contents

Page 1

... Once the kit is connected and powered, the evaluation is enabled instantly on the PC. Two versions of the FIFO are available. The HSC-ADC-EVALA used with dual ADCs and converters with demultiplexed digital outputs. The HSC-ADC-EVALA-SC evaluation board is used with single-channel ADCs ...

Page 2

... HSC-ADC-EVALA-SC/HSC-ADC-EVALA-DC TABLE OF CONTENTS FIFO Evaluation Board Quick Start............................................... 4 Requirements ................................................................................ 4 Quick Start Steps ...................................................................... 4 Virtual Evaluation Board Quick Start With ADIsimADC.......... 5 Requirements ................................................................................ 5 Quick Start Steps ...................................................................... 5 FIFO 4 Data Capture Board ............................................................ 6 FIFO 4 Supported ADC Evaluation Boards.............................. 6 Terminology ...................................................................................... 8 Single Tone FFT............................................................................ 8 Two-Tone FFT .............................................................................. 9 Theory of Operation ...................................................................... 10 Clocking Description................................................................. 10 Clocking with Interleaved Data ...

Page 3

... Layer 4—Secondary Side............................................................40 ESD Caution ................................................................................40 Bill of Materials................................................................................41 Appendix: Sampling and FFT Fundamentals..............................43 Coherent Sampling .....................................................................43 REVISION HISTORY 5/04—Revision 0: Initial Version HSC-ADC-EVALA-SC/HSC-ADC-EVALA-DC Windowing Functions................................................................43 FFT Calculations.........................................................................43 Ordering Guide ...........................................................................44 Rev Page ...

Page 4

... Connect the FIFO evaluation board to the ADC evaluation board adapter is required, insert the adapter between the ADC evaluation board and the FIFO board. If using the HSC-ADC-EVALA-SC model, connect the evaluation board to the bottom half of the 80-pin connector (closest to the installed IDT FIFO chip). ...

Page 5

... Stop button. Click Model to select and configure which converter will be modeled. This places a small form in the workspace where you can select and configure how the model will behave. HSC-ADC-EVALA-SC/HSC-ADC-EVALA- the ADC Modeling form, select the Device tab and … ...

Page 6

... The evaluation boards in Table 1 can be used with the high speed ADC FIFO Evaluation Kit between the ADC evaluation board connector and the FIFO connector adapter is needed, send an email to highspeed.converters@analog.com with the part number of the adapter and a mailing address. Table 1 HSC-ADC-EVALA-DC: and HSC-ADC-EVALA-SC Compatible Evaluation Boards Evaluation Board Model Description of ADC AD6640ST/PCB ...

Page 7

... The AD6640 evaluation board has a 40-pin output connector that should be left (MSB) justified when connected to the 50-pin AD664x FIFO adapter. 4 The AD9281 and AD9201 have a single output bus 5 The High Speed ADC FIFO Evaluation Kit can be used to evaluate two channels of the AD9289 at a time. HSC-ADC-EVALA-SC/HSC-ADC-EVALA-DC FIFO Board Version ...

Page 8

... HSC-ADC-EVALA-SC/HSC-ADC-EVALA-DC TERMINOLOGY SINGLE TONE FFT Signal-to-Noise Ratio (SNR) The ratio of the rms signal amplitude to the rms value of the sum of all other spectral components, excluding the first five harmonics and dc reported in dBc. Signal-to-Noise Ratio Full Scale (SNRFS) The ratio of the rms signal amplitude related to full scale (0 dB) to the rms value of the sum of all other spectral components, excluding the first five harmonics and dc ...

Page 9

... The resulting rms third order distortion value reported by the mixing of two analog input signals. The peak spurious component is considered an IMD product reported in dBc. HSC-ADC-EVALA-SC/HSC-ADC-EVALA-DC Two-Tone, Worst Other Spur (WoSpur) The resulting rms distortion value, reported by the mixing of two analog input signals that is not related to the second or third order distortion products ...

Page 10

... IDT. The system can acquire digital data at speeds up to 133 MSPS and data record lengths using the HSC-ADC-EVALA-SC FIFO evaluation kit. The HSC-ADC- EVALA-DC, which has two FIFO chips, is available to evaluate dual ADCs or demultiplexed data from ADCs sampling faster than 133 MSPS ...

Page 11

... Analog Devices analog-to-digital converter quickly and easily. INSTALLATION A copy of ADC Analyzer is included on the CD that comes with the FIFO Evaluation Kit. Check the Analog Devices website for updates to the software at www.analog.com/hsc-FIFO. 1. Copy the AnalyzerSetup.exe file to the hard drive. 2. Run the setup file and follow the instructions given in the installation wizard ...

Page 12

... However, the FIFO evaluation boards are configured with 32 kB FIFOs. For single ADCs evaluated with the HSC-ADC-EVALA- SC model, the maximum number of samples selected should match the FIFO memory on the evaluation board. For dual ...

Page 13

... If a single ADC is being evaluated, check only Channel A and the appropriate bits under Channel dual ADC is being evaluated, check Channel A and Channel B on the Channel Select screen. (Config > Channel Select). HSC-ADC-EVALA-SC/HSC-ADC-EVALA-DC Step 4 If evaluating a demultiplexed ADC Config > Channel Select, opening the Channel Select pop-up menu, and check the Interleaved Data box ...

Page 14

... HSC-ADC-EVALA-SC/HSC-ADC-EVALA-DC evaluation board. Channel B corresponds to Channel 2 on the FIFO schematics and the top FIFO (U101) on the evaluation board (closest to the Analog Devices logo). See the Jumpers section for more information. Click OK. (For more information about the channel selection process, see the Troubleshooting section ...

Page 15

... Make any other adjustments necessary. If you have questions, see the Configuring an Evaluation Board. Click OK when finished. HSC-ADC-EVALA-SC/HSC-ADC-EVALA-DC 2. From the menu, select Config > Buffer. From the drop down list, select Model. Then click OK. In effect, the model functions in place of the ADC and data capture hardware ...

Page 16

... In addition, the virtual evaluation board supports sweeping of the analog input level and frequency switch back to evaluate a real product only required to specify the buffer memory by selecting Config > Buffer and select HSC_ADC_EVAL from the drop down list. Rev Page ...

Page 17

... DVCC: Digital voltage level, set under Config > Power Supply (for display purposes only) HSC-ADC-EVALA-SC/HSC-ADC-EVALA-DC Encode: ADC clock rate (MSPS), set under Config > FFT. Analog: Calculated analog input frequency (MHz sampling applications, the analog input is calculated back to the first Nyquist zone. Note that the encode rate must be set properly in the Config > ...

Page 18

... HSC-ADC-EVALA-SC/HSC-ADC-EVALA-DC TWO TONE This function displays a reconstruction of the captured data in the frequency domain to analyze dual-tone analog inputs. Several values are listed to the left of the signal, including AVCC: Analog voltage level, set under Config > Power Supply (for display purposes only) DVCC: Digital voltage level, set under Config > Power Supply (for display purposes only) Encode: ADC clock rate (MSPS), set under Config > ...

Page 19

... Data Format: Select the format of the ADC output data. Justification: Normally, the data exported from ADC Analyzer is MSB_Justified. When importing data, be sure to select the proper justification. HSC-ADC-EVALA-SC/HSC-ADC-EVALA-DC Encode Frequency (MHz): Enter the sampling clock rate used. ASCII Text File to Import: Click the Browse… button to search for the file. ...

Page 20

... HSC-ADC-EVALA-SC/HSC-ADC-EVALA-DC Figure 11. Import .csv file using MS Excel Parameters, such as Device, Device Number, Analog Frequency, Encode Frequency, Average (value), (number of) Bits, Max (value), Min (value), Range (of values), (amount of) Samples, AVCC, DVCC, XMaxTime, XMinTime, YMaxTime, YMinTime, Date, Time, Device Temperature, and Comments are included at the top of the file ...

Page 21

... ADC Modeling form under the Input tab, and must be set prior to selecting this option. Figure 16. Amplitude Sweep Mode Options HSC-ADC-EVALA-SC/HSC-ADC-EVALA-DC Start Amplitude (dB): This sets the starting level of the amplitude sweep. This is relative to the dc fullscale of the converter. This number should always be lower than the stop amplitude ...

Page 22

... HSC-ADC-EVALA-SC/HSC-ADC-EVALA-DC Datalog to Screen: Selecting this check box causes graphs of each of the selected plots to be displayed on the screen after completion of the sweep. Datalog Plots to File: Selection of this check box causes each bitmap plot to be written to the default data directory. Datalog Plots to Printer: Selection of this check box causes each bitmap plot to be sent to the printer ...

Page 23

... Use the Analyze > Bus Check option to ensure all data bits are switching. See Figure 19 for an example of the AD6645, 14-bit single channel ADC. Note: The left-most bit is the MSB. HSC-ADC-EVALA-SC/HSC-ADC-EVALA-DC 9. Use the ADC data sheet to ensure all jumper connections are set appropriately on the ADC evaluation board. Ensure the ADC power-down option is not active ...

Page 24

... HSC-ADC-EVALA-SC/HSC-ADC-EVALA-DC Figure 20. Incorrect Setting for Twos Complement FFT NOISE FLOOR HIGHER THAN EXPECTED Figure 21. Example of How Timing Issues Affect the Noise Floor Scenario: The noise floor of the FFT is higher than expected. Note that a higher than expected noise floor on the FFT can often be traced back to timing issues in the clock path ...

Page 25

... Perform another FFT. The spur should disappear. MSBs MISSING FROM TIME DOMAIN Figure 25. Incorrect Bit Mask Setting HSC-ADC-EVALA-SC/HSC-ADC-EVALA-DC Scenario: The two MSBs are missing from the time domain plot evaluating the AD9200, AD9201, AD9280, or AD9281, make sure the appropriate bits are selected under Config > ...

Page 26

... Another useful way to configure the jumper settings easily for various configurations is to consult ADC Analyzer under the Help > About HSC_ADC_EVALA, and click Setup Default Jumper Wizard. Then click the configuration setting that applies to the application of interest. A picture of the FIFO board is displayed for that application with a visual of the correct jumper settings already in place. ...

Page 27

... J402 Position 3 Position 3 J403 Position 1 Position 1 1 Can only be used with a dual channel FIFO board. This is essentially a single channel, but using the opposite channel (top FIFO) rather than the standard default (bottom FIFO). HSC-ADC-EVALA-SC/HSC-ADC-EVALA-DC Single Channel Dual 1 Settings Channel Settings (Top) ...

Page 28

... FLOAT 40 FLOAT 38 FLOAT 36 GND 34 GND 32 GND 30 GND 28 GND 26 GND 24 GND 22 GND 20 GND 18 GND 16 GND 14 GND 12 GND 10 GND 8 GND 6 GND 4 FLOAT 2 Figure 27. Dual-Channel Connector Pin Diagram— Top View (HSC-ADC-EVAL-DC) Rev Page GND GND 73 D15 (MSB) 71 D14 69 D13 67 D12 65 D11 63 D10 (LSB) 41 ...

Page 29

... CLK Q R521 GND 14 332Ω FF2 1 U505 7 VCC C506 C507 C508 C509 0.1µF 0.1µF 0.1µF 0.1µF HSC-ADC-EVALA-SC/HSC-ADC-EVALA-DC R502 100kΩ VCC + C501 CR502 1µF VAL VCC + C502 C503 2.2µF 0.1µF 1 CLKOUT RCLK 32 IFCLK EF1 4 RDY0/*SLRD ...

Page 30

... HSC-ADC-EVALA-SC/HSC-ADC-EVALA-DC PCB SCHEMATIC (Continued) VCC C201 C202 C203 C204 C205 C206 C207 0.1µF 0.1µF 0.1µF 0.1µF 0.1µF 0.1µF 0.1µF OPTION TO USE EXTRA BITS ON FIFO J201 D2_17 1 2 J204 J205 J202 D2_16 DUT_CLK2 J203 1 36 ...

Page 31

... D1_6 16 15 D1_5 14 13 D1_4 12 11 D1_3 10 9 D1_2 8 7 D1_1 6 5 D1_0 4 3 J107 CTRL_B J106 CTRL_A 1 2 HSC-ADC-EVALA-SC/HSC-ADC-EVALA-DC E101 VCC WEN1 1 E102 WEN 2 SEN 3 DNC 4 VCC C108 5 0.1µF DNC GND D1_17 8 D17 9 VCC D1_16 10 D16 11 D15 12 D14 ...

Page 32

... HSC-ADC-EVALA-SC/HSC-ADC-EVALA-DC PCB SCHEMATIC (Continued) POPULATE WITH PIN SOCKET E302 E301 VCC VCC R301 R303 DNP 331Ω C301 C302 0.1µF 0.1µF EXT_CLK1 J301 R304 331Ω C303 R302 0.1µF DNP J303 1 2 VCC VCC 3 4 HEADER J4 R305 R307 DNP 331Ω ...

Page 33

... PCB SCHEMATIC (Continued) VCC R402 DNP R401 WENS 20kΩ 7 C401 R403 0.001µF U401 DNP MC100EPT22 WRT_CLK1 U401 MC100EPT22 J403 4 1 R407 162Ω WRT_CLK2 HSC-ADC-EVALA-SC/HSC-ADC-EVALA-DC R404 R405 R406 VCC 162Ω 162Ω 130Ω VCC VBB CLK0 Q0 CLK ...

Page 34

... HSC-ADC-EVALA-SC/HSC-ADC-EVALA-DC PCB SCHEMATIC (Continued D1_8 DC8 2 15 D1_9 DC9 3 14 D1_10 DC10 4 13 D1_11 DC11 5 12 D1_12 DC12 6 11 D1_13 DC13 7 10 D1_14 DC14 8 9 D1_15 DC15 R601 1 16 D1_0 DC0 2 15 D1_1 DC1 3 14 D1_2 DC2 4 13 D1_3 DC3 5 12 ...

Page 35

... ASSEMBLY—PRIMARY SIDE HSC-ADC-EVALA-SC/HSC-ADC-EVALA-DC Figure 34. Assembly—Primary Side Rev Page ...

Page 36

... HSC-ADC-EVALA-SC/HSC-ADC-EVALA-DC ASSEMBLY—SECONDARY SIDE Figure 35. Assembly—Secondary Side Rev Page ...

Page 37

... LAYER 1— PRIMARY SIDE HSC-ADC-EVALA-SC/HSC-ADC-EVALA-DC Figure 36. Layer 1—Primary Side Rev Page ...

Page 38

... HSC-ADC-EVALA-SC/HSC-ADC-EVALA-DC LAYER 2—GROUND PLANE Figure 37. Layer 2—Ground Plane Rev Page ...

Page 39

... LAYER 3—POWER PLANE HSC-ADC-EVALA-SC/HSC-ADC-EVALA-DC Figure 38. Layer 3—Power Plane Rev Page ...

Page 40

... HSC-ADC-EVALA-SC/HSC-ADC-EVALA-DC LAYER 4—SECONDARY SIDE ESD CAUTION ESD (electrostatic discharge) sensitive device. Electrostatic charges as high as 4000 V readily accumulate on the human body and test equipment and can discharge without detection. Although this product features proprietary ESD protection circuitry, permanent damage may occur on devices subjected to high energy electrostatic discharges ...

Page 41

... BILL OF MATERIALS Table 5. HSC-ADC-EVAL-SC/HSC-ADC-EVAL-DC Bill of Materials Quantity Reference SC DC Item Designation C101–108, C201–208, C301–304, C306, C402–405, C503 C506–517, C601 C305, C308, C310–311 C307 ,C309 C401 C501 C502 C504–505 CR501 CR502 J101–103, J105–107, ...

Page 42

... HSC-ADC-EVALA-SC/HSC-ADC-EVALA-DC Quantity Reference SC DC Item Designation R504–507, R510–515, R520 R525–526 R508–509 R516–517 R521–522 R523 R603–604 R312, R315 R301–302, R305–306 R402–403 R601–602 RZ605 U101, U201 U301 U302 U401 U402 U403 U501 ...

Page 43

... M M where 0.35875 a1 = 0.48829 a2 = 0.14128 a3 = 0.01168 HSC-ADC-EVALA-SC/HSC-ADC-EVALA-DC The weighting function for a Hanning window is: where: FFT CALCULATIONS Whether a system is coherent or a windowing function has been applied, the resulting data will be processed via a discrete fourier analysis that translates the discrete time-domain samples into the frequency domain. Because in practice ...

Page 44

... If an adapter is needed, send an email to highspeed.converters@analog.com 2 Required for Revision C of AD6644 and AD6645 evaluation boards. Revision D and greater are directly compatible with e HSC-ADC-EVALA-SC evaluation board © 2004 Analog Devices, Inc. All rights reserved. Trademarks and registered trademarks are the property of their respective owners. ...

Related keywords