EP9307-CRZR Cirrus Logic Inc, EP9307-CRZR Datasheet - Page 370

IC Universal Platform ARM9 SOC Prcessor

EP9307-CRZR

Manufacturer Part Number
EP9307-CRZR
Description
IC Universal Platform ARM9 SOC Prcessor
Manufacturer
Cirrus Logic Inc
Series
EP9r
Datasheets

Specifications of EP9307-CRZR

Core Processor
ARM9
Core Size
16/32-Bit
Speed
200MHz
Connectivity
EBI/EMI, Ethernet, I²C, IrDA, Keypad/Touchscreen, SPI, UART/USART, USB
Peripherals
AC'97, DMA, I&sup2:S, LCD, LED, MaverickKey, POR, PWM, WDT
Number Of I /o
14
Program Memory Type
ROMless
Ram Size
32K x 8
Voltage - Supply (vcc/vdd)
1.65 V ~ 3.6 V
Data Converters
A/D 8x12b
Oscillator Type
External
Operating Temperature
0°C ~ 70°C
Package / Case
272-LFBGA
Processor Series
EP93xx
Core
ARM920T
Data Bus Width
32 bit
3rd Party Development Tools
MDK-ARM, RL-ARM, ULINK2
Development Tools By Supplier
EDB9307A-Z
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-
Program Memory Size
-
Lead Free Status / Rohs Status
 Details
Other names
Q5809834A

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP9307-CRZR
Manufacturer:
Cirrus Logic Inc
Quantity:
10 000
9
9-68
1/10/100 Mbps Ethernet LAN Controller
EP93xx User’s Guide
MT:
TT:
UnH:
TxChR:
TxDis:
Copyright 2007 Cirrus Logic
1. Halt all transmit DMA operations.
2..Flush the transmit descriptor queue.
3.Set transmit enqueue to zero.
Manual Transfer. Writing a one to this bit causes all
internal FIFOs to be marked pending for transfer, as if they
had crossed their threshold. This provides a mechanism
for flushing stale status from the internal FIFOs, when the
Timed Transfer is not used and non zero thresholds have
been set. When the Manual Transfer is set, the Transfer
Pending (BMCtl), is set until all FIFOs have been either
active for a DMA transfer, or have been determined
inactive (that is, an empty receive data FIFO). When
reading the BMCtl register, the Manual Transfer bit will
always return a zero.
Timed Transfer. Setting the Timed Transfer bit causes the
internal FIFOs to be marked as pending for transfer
whenever the timer reaches zero. This provides a
mechanism for flushing stale status from the internal
FIFOs when a non zero threshold has been set.
Underrun Halt. When set, this bit causes the transmit
descriptor to perform the following operations when a
transmit underrun is encountered:
Transmit Channel Reset. Writing a “1” to Transmit Channel
Reset causes the Transmit Descriptor Processor and the
transmit FIFO to be reset. This bit is an act-once-bit and
will clear automatically when the reset is complete.
Transmit Disable. Writing a “1” to Transmit Disable causes
the transmit DMA transfers to be halted. If a transmit frame
is currently in progress, transfers are halted when the
transmit status is written to the status buffer. When
transfers have been halted, the TxAct bit (Bus Master
Status) is clear. TxDis is an act-once-bit and will clear
immediately.
This allows the host to re-initialize the Transmit
Descriptor Processor, to start at the desired point.
When clear, the MAC will proceed to the next
transmit frame in the queue.
DS785UM1

Related parts for EP9307-CRZR