EP3C16F484I7N Altera, EP3C16F484I7N Datasheet - Page 144

Cyclone III

EP3C16F484I7N

Manufacturer Part Number
EP3C16F484I7N
Description
Cyclone III
Manufacturer
Altera
Datasheet

Specifications of EP3C16F484I7N

Family Name
Cyclone III
Number Of Logic Blocks/elements
15408
# I/os (max)
346
Frequency (max)
437.5MHz
Process Technology
65nm
Operating Supply Voltage (typ)
1.2V
Logic Cells
15408
Ram Bits
516096
Operating Supply Voltage (min)
1.15V
Operating Supply Voltage (max)
1.25V
Operating Temp Range
-40C to 100C
Operating Temperature Classification
Industrial
Mounting
Surface Mount
Pin Count
484
Package Type
FBGA
Lead Free Status / Rohs Status
Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP3C16F484I7N
Manufacturer:
ALTERA
Quantity:
4 000
Part Number:
EP3C16F484I7N
Manufacturer:
ALTERA41
Quantity:
60
Part Number:
EP3C16F484I7N
Manufacturer:
ALTERA
Quantity:
6 000
Part Number:
EP3C16F484I7N
Manufacturer:
ALTERA
0
Part Number:
EP3C16F484I7N
Manufacturer:
ALTERA/阿尔特拉
Quantity:
20 000
Company:
Part Number:
EP3C16F484I7N
Quantity:
40
7–20
Table 7–6. Chapter Revision History (Part 2 of 2)
Cyclone III Device Handbook, Volume 1
May 2008
July 2007
March 2007
Date
Version
1.2
1.1
1.0
Changes include addition of BLVD information
Initial release.
Updated “Introduction” section with BLVDS information.
Updated Figure 7–1 with BLVDS information and added Note 5.
Updated Table 7–1 and added BLVDS information.
Updated “Cyclone III High-Speed I/O Banks” section with BLVDS information.
Updated Table 7–2 and 7–6.
Added new section “BLVDS I/O Standard Support in Cyclone III Devices”.
Updated Note 4 to Figure 7–4.
Updated Note 1 to Figure 7–10.
Updated Note 1 to Figure 7–11.
Updated Note 1 to Figure 7–14.
Updated “Mini-LVDS I/O Standard Support in Cyclone III Devices” section.
Updated Note 1 to Figure 7–17.
Updated “LVPECL I/O Support in Cyclone III Devices” section.
Added new Figure 7–18.
Added note that PLL output clock pins do not support Class II type of
selected differential I/O standards.
Added Table 8–3 that lists the number of differential channels which are
migratable across densities and packages.
Updated (Note 4) to Figure 7–1.
Updated (Note 3) to Table 7–1.
Added new Table 7–3.
Added (Note 1) to Figure 7–21.
Added (Note 1) to Figure 7–23.
Added chapter TOC and “Referenced Documents” section.
Chapter 7: High-Speed Differential Interfaces in the Cyclone III Device Family
Changes Made
© December 2009 Altera Corporation
Chapter Revision History

Related parts for EP3C16F484I7N