LS-XP10-BASE-PC-N Lattice, LS-XP10-BASE-PC-N Datasheet - Page 13

no-image

LS-XP10-BASE-PC-N

Manufacturer Part Number
LS-XP10-BASE-PC-N
Description
MCU, MPU & DSP Development Tools ispLEVER Base Lattic eXP-10 Std Dev Kit
Manufacturer
Lattice
Datasheet

Specifications of LS-XP10-BASE-PC-N

Lead Free Status / RoHS Status
Lead free / RoHS Compliant
A reset/preset swapping feature in each macrocell allows for reset and preset to be exchanged, providing
flexibility. In asynchronous mode (Figure 8), a single individual product term is provided for initialization.
It can be selected to control reset or preset.
Note that the reset/preset swapping selection feature effects power-up reset as well. The initialization
functionality of the flip-flops is illustrated in Table 9. The macrocell sends its data to the output switch
matrix and the input switch matrix. The output switch matrix can route this data to an output if so desired.
The input switch matrix can send the signal back to the central switch matrix as feedback.
Note:
1. Transparent latch is unaffected by AR, AP
Product Term
Individual
Reset
Power-Up
a. Reset
Reset
Figure 8. Asynchronous Mode Initialization Configurations
D/L/T
AR
0
0
1
1
AP
Table 9. Asynchronous Reset/Preset Operation
AR
Q
ispMACH 4A Family
17466G-014
AP
0
1
0
1
Product Term
CLK/LE
Individual
X
X
X
X
Preset
1
Power-Up
See Table 8
Preset
Q+
1
0
0
b. Preset
D/L/T
AP
AR
Q
17466G-015
13

Related parts for LS-XP10-BASE-PC-N